# Intel<sup>®</sup> 80200 Processor based on Intel<sup>®</sup> XScale<sup>™</sup> Microarchitecture Datasheet - Commercial and Extended Temperature (80200T) ### **Product Features** - High Performance Processor based on Intel<sup>®</sup> XScale<sup>™</sup> Microarchitecture - —7-8 stage Intel<sup>®</sup> Superpipelined Technology - —32-Entry Instruction Memory Management Unit - —32-Entry Data Memory Management Unit - —32 KByte, 32-way Set Associative Instruction Cache - —32 KByte, 32-way Set Associative Data Cache - —2 KByte, 2-way Set Associative Mini-Data Cache - —128-Entry Branch Target Buffer - -8-Entry Write Buffer - -4-Entry Fill and Pend Buffers - Intel<sup>®</sup> Dynamic Voltage Management - —Core Voltage Range: 0.95 V to 1.55 V - —Internal Clock Scalable by Software - —Input Clock: 33-66 MHz - ARM\* Version 5TE Compliant - Application-Code Compatible with Intel<sup>®</sup> StrongARM\* SA-110 - Power Management - —Core Power is ~500mW at 600MHz - —Core Voltage Operation Down to 0.95 V - -Idle and Sleep Modes - Intel<sup>®</sup> Media Processing Technology - -Multiply-Accumulate Coprocessor - High Performance External Bus - —64- or 32-Bit Data Interface - —Optional ECC Protection - -Frequency up to 100 MHz - —Asynchronous to Processor Clock - Performance Monitoring Unit - -Two 32-Bit Event Counters - -One 32-Bit Clock Counter - —Monitors Occurrence and Duration Events - Debug Unit - -Accessible through JTAG Port - —Hardware Breakpoints - -256-Entry Trace Buffer - 80200T can operate at an ambient temperature range of -40C to +85C January 2003 Reference Number: 273414-005 INFORMATION IN THIS DOCUMENT IS PROVIDED IN CONNECTION WITH INTEL® PRODUCTS. NO LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT. EXCEPT AS PROVIDED IN INTEL'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, INTEL ASSUMES NO LIABILITY WHATSOEVER, AND INTEL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY, RELATING TO SALE AND/OR USE OF INTEL PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. Intel products are not intended for use in medical, life saving, life sustaining applications. Intel may make changes to specifications and product descriptions at any time, without notice. Contact your local Intel sales office or your distributor to obtain the latest specifications and before placing your product order. Copies of documents which have an ordering number and are referenced in this document, or other Intel literature may be obtained by calling 1-800-548-4725 or by visiting Intel's website at http://www.intel.com. Copyright© Intel Corporation, 2003 AlertVIEW, i960, AnyPoint, AppChoice, BoardWatch, BunnyPeople, CablePort, Celeron, Chips, Commerce Cart, CT Connect, CT Media, Dialogic, DM3, EtherExpress, ETOX, FlashFile, GatherRound, i386, i486, iCat, iCOMP, Insight960, InstantIP, Intel Jogo, Intel386, Intel486, Intel740, IntelDX2, IntelDX4, IntelSX2, Intel ChatPad, Intel Create&Share, Intel Dot.Station, Intel GigaBlade, Intel Insuisness, Intel Inside, Intel Inside logo, Intel NetBurst, Intel NetStructure, Intel Play, Intel Play logo, Intel Pocket Concert, Intel SingleDriver, Intel SpeedStep, Intel StrataFlash, Intel TeamStation, Intel WebOutfitter, Intel Xeon, Intel XScale, Itanium, JobAnalyst, LANDesk, LanRover, MCS, MMX, MMX logo, NetPort, NetportExpress, Optimizer logo, OverDrive, Paragon, PC Dads, PC Parents, Pentium II Xeon, Pentium III Xeon, Performance at Your Command, ProShare, RemoteExpress, Screamline, Shiva, SmartDie, Solutions960, Sound Mark, StorageExpress, The Computer Inside, The Journey Inside, This Way In, TokenExpress, Trillium, Vivonic, and VTune are trademarks or registered trademarks of Intel Corporation or its subsidiaries in the United States and other countries. \*Other names and brands may be claimed as the property of others. | 1.0 | About | this Document | 5 | |-----|-----------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------| | 2.0 | Function | onal Overview | 5 | | | 2.1<br>2.2<br>2.3<br>2.4<br>2.5<br>2.6<br>2.7<br>2.8<br>2.9<br>2.10<br>2.11<br>2.12<br>2.13<br>2.14 | Superpipeline Branch Target Buffer (BTB) | | | 3.0 | | ge Information | | | 3.0 | 3.1<br>3.2<br>3.3 | Package Introduction | 13<br>13<br>15<br>17 | | 4.0 | Electri | cal Specifications | 24 | | | 4.1<br>4.2<br>4.3<br>4.4<br>4.5<br>4.6<br>4.7<br>4.8<br>4.9 | Absolute Maximum Ratings V <sub>CCA</sub> Pin Requirements Targeted DC Specifications Targeted AC Specifications 4.4.1 Clock Signal Timings 4.4.2 Bus Signal Timings 4.4.3 Boundary Scan Test Signal Timings AC Timing Waveforms Power Sequence Reset Timing AC Test Conditions Typical Power Dissipation | | | | 4.8<br>4.9 | AC Test Conditions Typical Power Dissipation | | | _ | $\sim$ | | - | $\overline{}$ | $\overline{}$ | |---|--------------|---|---|---------------|---------------| | _ | П | u | | - | | | | • | u | • | $\smile$ | J | | | $\mathbf{-}$ | | | | | **Tables** | 1 | Intel® 80200 Processor Block Diagram | | |----|-----------------------------------------------------------------------|----| | 2 | 241-Lead PBGA Package | | | 3 | Case Temperature with No Air Flow | | | 4 | Case Temperature at Nominal Power Dissipation | | | 5 | V <sub>CCA</sub> Lowpass Filter | | | 6 | CLK Waveform | | | 7 | MCLK Waveform | | | 8 | T <sub>OV</sub> Output Delay Waveform | | | 9 | Correct Power Sequence for V <sub>CC</sub> , V <sub>CCP</sub> | 32 | | 10 | Another Correct Power Sequence for V <sub>CC</sub> , V <sub>CCP</sub> | 32 | | 11 | Incorrect Power Sequence for V <sub>CC</sub> , V <sub>CCP</sub> | 32 | | 12 | Preferred Power Sequence for VCC, VCCa | 33 | | 13 | Correct Power Sequence for VCC, VCCa | | | 14 | Pins' State at Reset | | | 15 | AC Test Load | | | 16 | Typical Pin Power Dissipation | | | 17 | Typical Core Power Dissipation | 35 | | | | | | | | | | 1 | Related Documentation | | | 2 | Pin Description Nomenclature | | | 4 | Signal Pin Description | | | 3 | Power Pins | 14 | | 5 | JTAG Pins | 16 | | 6 | 241-Lead PBGA Pinout — Ballpad Number Order | 18 | | 7 | 241-Lead PBGA Pinout — Signal Name Order | 20 | | 8 | Package Thermal Resistance — °C/Watt | 22 | | 9 | Operating Conditions | | | 10 | Voltage Range Requirements for Intel® 80200 Processor Product Options | 24 | | 11 | DC Characteristics | 26 | | 12 | I <sub>CC</sub> Characteristics | 26 | | 13 | Input Clock Timings | 27 | | 14 | Output Timings | | | 15 | Input Timings | | | 16 | Boundary Scan Test Signal Timings | | ### 1.0 About this Document This is the Advance Information data sheet for the Intel<sup>®</sup> 80200 processor based on Intel<sup>®</sup> XScale<sup>™</sup> microarchitecture (ARM\* architecture compliant). This data sheet contains a functional overview, mechanical data (package signal locations and simulated thermal characteristics), targeted electrical specifications (simulated), and bus functional waveforms. Detailed functional descriptions other than parametric performance is published in the *Intel*<sup>®</sup> 80200 Processor based on Intel<sup>®</sup> XScale<sup>™</sup> Microarchitecture Developer's Manual. ### Table 1. Related Documentation | Document Title | Document # | |---------------------------------------------------------------------------------------------------------------------------|------------| | Intel <sup>®</sup> 80200 Processor based on Intel <sup>®</sup> XScale <sup>™</sup> Microarchitecture Developer's Manual | 273411 | | Intel <sup>®</sup> 80200 Processor based on Intel <sup>®</sup> XScale <sup>™</sup> Microarchitecture Specification Update | 273415 | | Intel® 80310 I/O Processor Chipset Design Guide | 273354 | | Intel® 80312 I/O Companion Chip Developer's Manual | 273410 | | Intel® 80312 I/O Companion Chip Datasheet | 273425 | | Intel® 80312 I/O Companion Chip Specification Update | 273416 | ### 2.0 Functional Overview The Intel<sup>®</sup> 80200 processor technology is compliant with the ARM\* Version 5TE instruction set architecture (ISA). The Intel<sup>®</sup> 80200 processor is designed with Intel state-of-the-art 0.18 micron production semiconductor process technology. This process technology, along with the compactness of the ARM RISC ISA, enables the Intel<sup>®</sup> 80200 processor to operate over a wide speed/power range, producing industry-leading mW/MIPS performance. - 7-8 stage Superpipeline promotes high speed, efficient core performance - 128-entry Branch Target Buffer keeps pipeline filled with statistically correct branch choices - 32-entry Instruction Memory Management Unit for logical-to-physical address translation, access permissions, I-Cache attributes - 32-entry Data Memory Management Unit for logical-to-physical address translation, access permissions, D-Cache attributes - 32 KB Instruction Cache can hold entire programs, preventing core stalls caused by multicycle memory accesses - 32 KB Data Cache reduces core stalls caused by multicycle memory accesses - 2 KB Minidata Cache for frequently changing data streams avoids "thrashing" of the D-Cache - 4-entry Fill and Pend Buffers promote core efficiency by allowing "hit-under-miss" operation with Data Caches - Power Management Unit gives power savings via idle, and sleep modes - 8-entry Write Buffer allows the core to continue execution while data is written to memory - Multiply-Accumulate Coprocessor can do two simultaneous 16-bit SIMD multiplies with 40-bit accumulation for efficient, high quality audio - Performance Monitoring Unit furnishes two 32-bit event counters and one 32-bit cycle counter for analysis of hit rates, etc. - JTAG Debug Unit uses Hardware Breakpoints and 256-entry Trace History Buffer (for flow change messages) to debug programs - Dynamic clocking allows optimized performance Figure 1. Intel® 80200 Processor Block Diagram ### 2.1 Superpipeline The Superpipeline is composed of Integer, Multiply-Accumulate (MAC), and memory pipes. The Integer pipe has seven stages: - Branch Target Buffer (BTB)/Fetch 1 - Fetch 2 - Decode - · Register File/Shift - ALU Execute - State Execute - Integer Writeback The Memory pipe has eight stages: - the first five stages of the Integer pipe (BTB/Fetch 1 through ALU Execute) - ... then finish with Memory stages: - Data Cache 1 - Data Cache 2 - Data Cache Writeback The MAC pipe has six to nine stages: - the first four stages of the Integer pipe (BTB/Fetch 1 through Register File/ Shift) - . . . then finish with MAC stages: - MAC1 - MAC2 - MAC3 - MAC4 - Register Writeback The MAC pipe supports a data-dependent early terminate where stages MAC2, MAC3, and/or MAC4 are by-passed. Deep pipes promote high instruction execution rates only when a means exists to successfully predict the outcome of branch instructions. The Branch Target Buffer provides such a means. ### 2.2 Branch Target Buffer (BTB) Each entry of the 128-entry BTB contains the address of a branch instruction, the target address associated with the branch instruction, and a previous history of the branch being taken or not taken. The history is recorded as one of four states: strongly taken, weakly taken, weakly not-taken, or strongly not-taken. The BTB can be enabled or disabled via coprocessor 15, register 1. When the address of the branch instruction hits in the BTB and its history is strongly or weakly taken, the instruction at the branch target address is fetched; when its history is strongly or weakly not-taken, the next sequential instruction is fetched. In either case the history is updated. Data associated with a branch instruction enters the BTB the first time the branch is taken. This data enters the BTB in a slot with a history of strongly not-taken (overwriting previous data when present). Successfully predicted branches avoid any branch-latency penalties in the superpipeline. Unsuccessfully predicted branches result in a 4-5 cycle branch-latency penalty in the superpipeline. ### 2.3 Instruction Memory Management Unit (IMMU) For instruction prefetches the IMMU controls logical-to-physical address translation, memory access permissions, memory domain identifications, and attributes (governing operation of the instruction cache). The IMMU contains a 32-entry, fully associative Instruction Translation Look-A-Side Buffer (ITLB) that has a round-robin replacement policy. ITLB entries 0-30 can be locked. When an instruction prefetch misses in the ITLB, the IMMU invokes an automatic table-walk mechanism that fetches an associated descriptor from memory and loads it into the ITLB. The descriptor contains information for logical-to-physical address translation, memory access permissions, memory domain identifications, and attributes governing operation of the i-cache. The IMMU then continues the instruction prefetch by using the address translation just entered into the ITLB. When an instruction prefetch hits in the ITLB, the IMMU continues the prefetch using the address translation already resident in the ITLB. Access permissions for each of up to sixteen memory domains can be programmed. When an instruction prefetch is attempted to an area of memory in violation of access permissions, then the attempt is aborted and a prefetch abort is sent to the core for exception processing. The IMMU and DMMU can be enabled or disabled together. ### 2.4 Data Memory Management Unit (DMMU) For data fetches, the DMMU controls logical-to-physical address translation, memory access permissions, memory domain identifications, and attributes (governing operation of the data cache or mini-data cache and write buffer). The DMMU contains a 32-entry, fully associative data translation look-a-side buffer (DTLB) that has a round-robin replacement policy. DTLB entries 0-30 can be locked. When a data fetch misses in the DTLB, the DMMU invokes an automatic table-walk mechanism that fetches an associated descriptor from memory and loads it into the DTLB. The descriptor contains information for logical-to-physical address translation, memory access permissions, memory domain identifications, and attributes (governing operation of the d-cache or mini-data cache and write buffer). The DMMU then continues the data fetch by using the address translation just entered into the DTLB. When a data fetch hits in the DTLB, the DMMU continues the fetch using the address translation already resident in the DTLB. Access permissions for each of up to sixteen memory domains can be programmed. When a data fetch is attempted to an area of memory in violation of access permissions, then the attempt is aborted and a data abort is sent to the core for exception processing. The IMMU and DMMU can be enable or disable together. ### 2.5 Instruction Cache (I-Cache) The I-Cache can contain high-use multiple code segments or entire programs, allowing the core access to instructions at core frequencies. This prevents core stalls caused by multicycle accesses to external memory. The 32 KByte i-cache is 32-set/32-way associative, where each set contains 32-ways and each way contains a tag address, a cache line (eight 32-bit words and one parity bit per word) of instructions, and a line-valid bit. For each of the 32 sets, 0-28 ways can be locked. Unlocked ways are replaceable via a round robin policy. The i-cache can be enabled or disabled. Attribute bits within the descriptors contained in the ITLB of the IMMU provide some control over an enabled i-cache. When a needed line (eight 32-bit words) is not present in the i-cache, the line is fetched (critical word first) from memory via a two-level-deep fetch queue. ### 2.6 Data Cache (D-Cache) The D-Cache can contain high-use data such as lookup tables and filter coefficients, allowing the core access to data at core frequencies. This prevents core stalls caused by multicycle accesses to external memory. The 32 KByte d-cache is 32-set/32-way associative, where each set contains 32-ways and each way contains a tag address, a cache line (32 bytes with one parity bit per byte) of data, two dirty bits (one for each of two 8-byte groupings in a line), and one valid bit. For each of the 32 sets, 0-28 ways can be locked, unlocked, or used as local SRAM. Unlocked ways are replaceable via a round robin policy. The d-cache (together with the mini-data cache) can be enabled or disabled. Attribute bits within the descriptors contained in the DTLB of the DMMU provide significant control over an enabled d-cache. These bits specify cache operating modes such as read and write allocate, write-back, write-through, and d-cache versus mini-data cache targeting The d-cache (and mini-data cache) work with the load buffer and pend buffer to provide "hit-under- miss" capability that allows the core to access other data in the cache after a "miss" is encountered (see Section 2.8, "Fill Buffer (FB) and Pend Buffer (PB)" on page 11 for more information). The d-cache (and mini-data cache) works in conjunction with the write buffer for data that is to be stored to memory (see Section 2.9, "Write Buffer (WB)" on page 11 for more information). ### 2.7 Mini-Data Cache The Mini-data Cache can contain frequently changing data streams such as MPEG video, allowing the core access to data streams at core frequencies. This prevents core stalls caused by multicycle accesses to external memory. The mini-data cache relieves the d-cache of data "thrashing" caused by frequently changing data streams. The 2 KByte mini-data cache is 32-set/2-way associative, where each set contains 2-ways and each way contains a tag address, a cache line (32 bytes with one parity bit per byte) of data, two dirty bits (one for each of two 8-byte groupings in a line), and a valid bit. The mini-data cache uses a round robin replacement policy, and cannot be locked. The mini-data cache (together with the d-cache) can be enabled or disabled. Attribute bits contained within a coprocessor register specify operating modes write and/or read allocate, write-back, and write-through. The mini-data cache (and d-cache) work with the load buffer and pend buffer to provide "hit-under-miss" capability that allows the core to access other data in the cache after a "miss" is encountered (see Section 2.8, "Fill Buffer (FB) and Pend Buffer (PB)" on page 11 for more information). The mini-data cache (and d-cache) works in conjunction with the write buffer for data that is to be stored to memory (see Section 2.9, "Write Buffer (WB)" on page 11 for more information). ### 2.8 Fill Buffer (FB) and Pend Buffer (PB) The 4-entry Fill Buffer works with the core to hold loads until the bus controller can act on them. The FB and the 4-entry Pend Buffer work with the d-cache and mini-data cache to provide "hit-under-miss" capability, allowing the core to seek other data in the caches while "miss" data is being fetched from memory. The FB can contain up to four unique "miss" addresses (logical), allowing four "misses" before the core is stalled. The PB holds up to four addresses (logical) for additional "misses" to those addresses that are already in the FB. A coprocessor register can specify draining of the Fill and Pend (Write) Buffers. ### 2.9 Write Buffer (WB) The Write Buffer holds data for storage to memory until the bus controller can act on it. The WB is 8-entries deep, where each entry holds 16 bytes. The WB is constantly enabled, and accepts data from the core, d-cache, or mini-data cache. Coprocessor 15, register 1 specifies whether WB coalescing is enabled or disabled. When coalescing is disabled, stores to memory occur in program order regardless of the attribute bits within the descriptors located in the DTLB. When coalescing is enabled, the attribute bits within the descriptors located in the DTLB are examined to determine when coalescing is enabled for the destination region of memory. When coalescing is enabled in both CP15, R1 and the DTLB, then data entering the WB can coalesce with any of the 8-entries (16 bytes) and then be stored to the destination memory region, but possibly out of program order. Stores to a memory region specified to be non-cacheable and non-bufferable by the attribute bits within the descriptors located in the DTLB causes the Core to stall until the store completes. A coprocessor register can specify draining of the write buffer. ### 2.10 Multiply-Accumulate Coprocessor (CP0) For efficient processing of high-quality audio algorithms, CP0 provides 40-bit accumulation of 16x16, dual-16x16 (SIMD), and 32x32 signed multiplies. Special MAR and MRA instructions are implemented to Move 40-bit Accumulator to Two Core General Registers (MAR) and Move Two Core General Registers to 40-bit Accumulator (MRA). The 40-bit accumulator can be stored or loaded to or from d-cache, mini-data cache, or memory using two STC or LDC instructions. 16x16 signed multiply-accumulates (MIAxy) multiply either the high/high, low/low, high/low, or low/high 16 bits of a 32-bit core general register (multiplier) and another 32-bit core general register (multiplicand) to produce a full 32-bit product which is sign-extended to 40 bits and then added to the 40-bit accumulator. Dual signed 16x16 (SIMD) multiply-accumulates (MIAPH) multiply the high/high and low/low 16-bits of a packed 32-bit core general register (multiplier) and another packed 32-bit core general register (multiplicand) to produce two 16-bits products which are both sign-extended to 40 bits and then both added to the 40-bit accumulator. 32x32 signed multiply-accumulates (MIA) multiply a 32-bit core general register (multiplier) and another 32-bit core general register (multiplicand) to produce a 64-bit product where the 40 LSBs are added to the 40-bit accumulator. 16x32 versions of the multiply-accumulate instructions complete in a single cycle. ### 2.11 Clock and Power Management The Intel<sup>®</sup> 80200 processor was designed with power saving techniques that power-up a functional block only when it is needed. Low power modes are selectable by programming CP 14, register 6. The Intel<sup>®</sup> 80200 processor was designed to allow dynamic clocking. The core clock frequency is set by programming CP14, Register 7. This enables software to conserve power by matching the core clock frequency to the current workload. ### 2.12 Performance Monitoring Unit (PMU) The Performance Monitoring Unit contains two 32-bit event counters and one 32-bit clock counter. The event counters can be programmed to monitor i-cache hit rate, data caches hit rate, ITLB hit rate, DTLB hit rate, pipeline stalls, BTB prediction hit rate, and instruction execution count. ### 2.13 Debug Unit The Debug Unit is accessed through the JTAG port. The industry-standard IEEE1149.1 JTAG port consists of a Test Access Port (TAP) controller, Boundary-Scan register, instruction and data registers, and dedicated signals TDI, TDO, TCK, TMS, and TRST#. The debug unit, when used with debugger application code running on a host system outside of the Intel<sup>®</sup> 80200 processor, allows a program running on the Intel<sup>®</sup> 80200 processor to be debugged. It allows the debugger application code or a debug exception to stop program execution and re-direct execution to a debug handling routine. Debug exceptions are instruction breakpoint, data breakpoint, software breakpoint, external debug breakpoint, exception vector trap, and trace buffer full breakpoint. Once execution has stopped, the debugger application code can examine or modify the core's state, co-processor state, or memory. The debugger application code can then restart program execution. The debug unit has two hardware instruction breakpoint registers, two hardware data breakpoint registers, and a hardware data breakpoint control register. The second data breakpoint register can be alternatively used as a mask register for the first data breakpoint register. A 256-entry trace buffer provides the ability to capture control flow messages or addresses. A JTAG instruction (LDIC) can be used to download a debug handler via the JTAG port to the mini-instruction cache (the i-cache has a 2 KByte mini-instruction cache, like the mini-data cache, that is used only to hold a debug handler). ### 2.14 Extended Temperature (80200T) The 80200T processor (based on the high-performance, ultra-low power Intel Xscale<sup>TM</sup> technology) operates at speeds up to 733MHz while consuming less than 1.3w and can operate at temperatures ranging from -40 to +85 degrees Celsius. The 80200T is functionally identical to the commercial temperature 80200 processor. All information in this datasheet applies to the 80200T unless otherwise noted. See the 80200 Specification Update for more information. ## 3.0 Package Information ### 3.1 Package Introduction The Intel® 80200 processor is offered in a Plastic Ball Grid Array (PBGA) package. See Figure 2 "241-Lead PBGA Package" on page 17. ### 3.1.1 Functional Signal Definitions This section defines the pins and signals in the following tables: - Table 2 "Pin Description Nomenclature" on page 13 - Table 3 "Power Pins" on page 14 - Table 4 "Signal Pin Description" on page 14 - Table 5 "JTAG Pins" on page 16 ### 3.1.1.1 Signal Pin Descriptions ### Table 2. Pin Description Nomenclature | Symbol | Description | |--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | I | Input pin only | | 0 | Output pin only | | I/O | Pin can be either an input or output | | - | Pin must be connected as described | | N/C | NO CONNECT. Do not make electrical connections to these balls. | | Rst() | While the RESETOUT# pin is asserted, the pin: Rst(1) Is driven to Vcc Rst(0) Is driven to Vss | | | <ul> <li>Rst(X) Is driven to vss</li> <li>Rst(X) Is driven to unspecified state (1 or 0, buses may contain a mix of 1 and 0 signals)</li> <li>Rst(H) Is pulled up to Vcc</li> <li>Rst(L) Is pulled down to Vss</li> <li>Rst(Z) Floats</li> </ul> | | | Rst(Q) Is a valid output Since RESET# is asynchronous, these are asynchronous events. | | Hld() | While the Intel <sup>®</sup> 80200 processor is in HOLD mode ( <b>HOLD</b> asserted and took effect), the pin: • Hld(Z) Floats • Hld(Q) is a valid output • Hld(1) is driven to Vcc | | | Note: When both <b>HLDA</b> and <b>RESETOUT#</b> are asserted, then HOLD mode takes priority; the output pins assume the state specified by Hld(). The <b>HOLD</b> pin is also honored during Idle and Sleep modes; the output pins assume the state specified by Hld(). | | Sip() | While the Intel <sup>®</sup> 80200 processor is in Idle or Sleep mode (software selected), pin: Slp(1) Is driven to Vcc Slp(0) Is driven to Vss Slp(X) Is driven to unspecified state Slp(Q) Is a valid output | ### Table 3. Power Pins | Name | Count | Description | | | | |------------------|-------|-------------------------------------------------|--|--|--| | v <sub>cc</sub> | 17 | Positive supply for the core. | | | | | V <sub>SS</sub> | 70 | Ground. | | | | | V <sub>CCP</sub> | 25 | Positive supply for the I/O pins. | | | | | V <sub>CCA</sub> | 1 | Positive supply for the analog circuitry (PLL). | | | | ### Table 4. Signal Pin Description (Sheet 1 of 2) | Name | Count | Туре | Description | |------------------------------------|-------|------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A[15:0] | 16 | O<br>Rst(X)<br>Hld(Z)<br>Slp(X) | Address Bus: Conveys either the upper or lower half of a 32-bit address during the issue phase of a bus transaction. | | ABORT | 1 | I | <b>Abort Transaction</b> : When asserted during the data phase of a transaction, this signal causes the remainder of that transaction to be aborted. | | ADS#/LEN[2] | 1 | O<br>Rst(1)<br>Hld(Z)<br>Slp(1) | Address Strobe/Length: During the first cycle of the issue phase, this signal indicates the start of a bus request. During the second cycle of the issue phase, this signal is the MSB of a value which indicates the length of the transaction. | | BE[7:0]# | 8 | O<br>Rst(Z)<br>Hld(Q) <sup>1</sup><br>Slp(Z) | Byte Enable: Signifies which bytes are valid during a write transaction. When not in use, this bus is floated (Z). | | CLK | 1 | I | CLK: Clock input for the core logic. | | CWF/<br>DBusWidth<br>(Config. Pin) | 1 | I | Critical Word First: When active during a data read transaction, CWF informs the core of the data wrap order. DBusWidth: While RESET# is asserted, this pin is sampled by the Intel® 80200 processor to determine when the data bus is to be configured as 32-bits or 64-bits. When the pin is sampled as '0' during reset, the 80200 assumes a 64-bit bus. When the pin is '1' at reset, a 32-bit bus is assumed. | | D[63:0] | 64 | I/O<br>Rst(Z)<br>HId(Q) <sup>1</sup><br>SIp(Z) | Data Bus: Carries data to/from the processor during a bus transaction. When not in use, this bus is floated (Z). | | DCB[7:0] | 8 | I/O<br>Rst(Z)<br>Hld(Q) <sup>1</sup><br>Slp(Z) | <b>Data Check Byte</b> : Carries the optional ECC information associated with the data on the Data bus. When not in use, this bus is floated (Z). | | DVALID | 1 | I | Data Valid: Asserted when the Data bus carries valid data. | | FIQ# | 1 | I | Fast Interrupt Request: When FIQs are enabled, the processor responds to a low level on this input by taking the FIQ interrupt exception. | | HLDA | 1 | O<br>Rst(0)<br>Hld(1)<br>Slp(0) | HLDA: This output is asserted when the 80200 has floated the shared bus signals in response to HOLD. | ### Table 4. Signal Pin Description (Sheet 2 of 2) | Name | Count | Туре | Description | |-------------------------|-------|---------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | HOLD | 1 | I | <b>HOLD</b> : Requests the Intel <sup>®</sup> 80200 processor to float shared bus signals. | | IRQ# | 1 | I | Interrupt Request: When IRQs are enabled, the processor responds to a low level on this input by taking the IRQ interrupt exception. | | LOCK/LEN[1] | 1 | O<br>Rst(X)<br>Hld(Z)<br>Slp(X) | Atomic Transaction Indicator/Length: During the first cycle of the issue phase, this signal indicates the current transaction is part of an atomic read-write pair. During the second cycle of the issue phase, this signal is the middle bit of a value which indicates the length of the transaction. | | LOWVPP | 1 | I | Pad Voltage Level: When tied to the same level as $V_{CCP}$ indicates voltage for the device pins ( $V_{CCP}$ ) is less than 2.5V. When tied to $V_{SS}$ , indicates voltage at the device pins is greater than or equal to 2.5V. | | LOWVCC | 1 | I | Core Voltage Level: When tied to the same level as $V_{CCP}$ indicates voltage for the core ( $V_{CC}$ ) is less than 1.0V. When tied to $V_{SS}$ , indicates voltage for the core is greater than or equal to 1.0V. | | MCLK | 1 | I | Memory Clock: all bus signals must be synchronous to this clock. | | N/C | 8 | N/C | NO CONNECT. Do not make electrical connections to these balls. | | PLLCFG<br>(Config. Pin) | 1 | I | PLL Configuration: While RESET# is asserted, this pin is sampled by the 80200 to select the initial clock multiplier value. When tied high, the initial clock multiplier is 6. When tied low, the initial clock multiplier is 3. This signal must be tied to a valid level at all times. When using the Intel 80312 I/O companion chip, this signal must be tied high. | | PWRSTATUS[1: 0] | 2 | O<br>Rst(0)<br>Hld(Q)<br>Slp(Q) | Power Status Indicator: Indicates the current power mode of the Intel® 80200 processor. This signal contains an encoded value to indicate the current power state: 00 for Normal 01 for Idle 10 for Reserved (Do Not Use) 11 for Sleep | | RESET# | 1 | I | Reset: When asserted, this signal resets the processor. This signal must be asserted for at least 32 consecutive MCLK cycles to achieve a valid reset. | | RESETOUT# | 1 | O<br>Rst(0)<br>Hld(Q)<br>Slp(1) | Reset Status Output: This signal is asserted when the processor detects RESET#, and deasserts when the processor has completed resetting. | | W_R#/LEN[0] | 1 | O<br>Rst(X)<br>Hld(Z)<br>Slp(X) | Address Strobe/Length: During the first cycle of the issue phase, this signal indicates that the current transaction is a read (W_R# = 0) or a write (W_R# = 1). During the second cycle of the issue phase, this signal is the LSB of a value which indicates the length of the transaction. | For signals D, DCB, BE# during Hold mode, these continue to carry valid data until all pending transactions from the 80200 have been completed. Then these signals float. ### Table 5. JTAG Pins | Name | Count | Туре | Description | |-------|-------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | тск | 1 | I | TEST CLOCK is an input which provides the clocking function for the IEEE 1149.1 Boundary Scan Testing (JTAG). State information and data are clocked into the component on the rising edge and data is clocked out of the component on the falling edge. | | TDI | 1 | I | <b>TEST DATA INPUT</b> is the serial input pin for the JTAG feature. TDI is sampled on the rising edge of <b>TCK</b> , during the SHIFT-IR and SHIFT-DR states of the Test Access Port. This signal has a weak internal pullup to ensure proper operation when this signal is unconnected. | | TDO | 1 | 0 | <b>TEST DATA OUTPUT</b> is the serial output pin for the JTAG feature. <b>TDO</b> is driven on the falling edge of <b>TCK</b> during the SHIFT-IR and SHIFT-DR states of the Test Access Port. At other times, <b>TDO</b> floats. | | TRST# | 1 | I | TEST RESET asynchronously resets the Test Access Port (TAP) controller function of IEEE 1149.1 Boundary Scan Testing (JTAG). This signal has a weak internal pullup to ensure proper operation when this signal is unconnected. TRST# must be driven low during processor reset to ensure proper operation. Additionally, before performing JTAG test, the processor should be reset and should have a valid clock at CLK to ensure it does not enter a low-power mode. | | TMS | 1 | I | TEST MODE SELECT is sampled at the rising edge of TCK to select the operation of the test logic for IEEE 1149.1 Boundary Scan testing. This signal has a weak internal pullup to ensure proper operation when this signal is unconnected. | ### 3.1.2 241 Lead PBGA Package Figure 2. 241-Lead PBGA Package Table 6. 241-Lead PBGA Pinout — Ballpad Number Order (Sheet 1 of 2) | Ball # | Signal | Ball # | Signal | Ball # | Signal | |--------|------------------|--------|------------------|--------|------------------| | A1 | V <sub>SS</sub> | C8 | BE1# | E17 | FIQ# | | A2 | V <sub>CCP</sub> | C9 | BE4# | F1 | D32 | | A3 | V <sub>CC</sub> | C10 | ADS# | F2 | D6 | | A4 | DCB1 | C11 | W/R# | F3 | D7 | | A5 | DCB2 | C12 | ABORT | F4 | V <sub>SS</sub> | | A6 | DCB6 | C13 | PWRSTATUS1 | F5 | V <sub>SS</sub> | | A7 | BE0# | C14 | V <sub>SS</sub> | F13 | V <sub>SS</sub> | | A8 | BE3# | C15 | V <sub>SS</sub> | F14 | V <sub>SS</sub> | | A9 | BE5# | C16 | V <sub>SS</sub> | F15 | V <sub>SS</sub> | | A10 | BE6# | C17 | NC | F16 | V <sub>SS</sub> | | A11 | LOCK | D1 | D0 | F17 | V <sub>CC</sub> | | A12 | NC | D2 | D1 | G1 | D33 | | A13 | RESETOUT# | D3 | D2 | G2 | V <sub>SS</sub> | | A14 | PWRSTATUS0 | D4 | NC | G3 | D34 | | A15 | V <sub>SS</sub> | D5 | V <sub>SS</sub> | G4 | D35 | | A16 | V <sub>CCP</sub> | D6 | V <sub>SS</sub> | G5 | V <sub>CC</sub> | | A17 | V <sub>SS</sub> | D7 | DCB5 | G13 | V <sub>CC</sub> | | B1 | V <sub>CCP</sub> | D8 | V <sub>SS</sub> | G14 | V <sub>SS</sub> | | B2 | V <sub>SS</sub> | D9 | V <sub>CCP</sub> | G15 | V <sub>SS</sub> | | B3 | V <sub>SS</sub> | D10 | V <sub>SS</sub> | G16 | V <sub>CCP</sub> | | B4 | DVALID | D11 | HOLD | G17 | RESET# | | B5 | V <sub>SS</sub> | D12 | V <sub>CC</sub> | H1 | D36 | | B6 | DCB4 | D13 | V <sub>SS</sub> | H2 | D37 | | B7 | V <sub>CCP</sub> | D14 | V <sub>SS</sub> | НЗ | D38 | | B8 | BE2# | D15 | NC | H4 | V <sub>SS</sub> | | B9 | V <sub>SS</sub> | D16 | LOWVCC | H8 | V <sub>SS</sub> | | B10 | BE7# | D17 | V <sub>CCP</sub> | H9 | V <sub>SS</sub> | | B11 | V <sub>CCP</sub> | E1 | D3 | H10 | V <sub>SS</sub> | | B12 | CWF | E2 | V <sub>CC</sub> | H14 | V <sub>CCP</sub> | | B13 | V <sub>SS</sub> | E3 | D4 | H15 | V <sub>SS</sub> | | B14 | HLDA | E4 | D5 | H16 | PLLCFG | | B15 | V <sub>CC</sub> | E5 | V <sub>CCP</sub> | H17 | NC | | B16 | V <sub>SS</sub> | E6 | V <sub>SS</sub> | J1 | D39 | | B17 | V <sub>CC</sub> | E7 | V <sub>CC</sub> | J2 | V <sub>CCP</sub> | | C1 | V <sub>CC</sub> | E9 | V <sub>SS</sub> | J3 | D8 | | C2 | V <sub>CCP</sub> | E11 | V <sub>SS</sub> | J4 | D9 | | СЗ | V <sub>SS</sub> | E12 | V <sub>SS</sub> | J5 | V <sub>CCP</sub> | | C4 | V <sub>CCP</sub> | E13 | V <sub>CCP</sub> | J8 | V <sub>SS</sub> | | C5 | DCB0 | E14 | V <sub>SS</sub> | J9 | V <sub>SS</sub> | | C6 | DCB3 | E15 | IRQ# | J10 | V <sub>SS</sub> | | C7 | DCB7 | E16 | V <sub>SS</sub> | J13 | V <sub>CCP</sub> | | | | • | • | | • | Table 6. 241-Lead PBGA Pinout — Ballpad Number Order (Sheet 2 of 2) | Ball # | Signal | Ball # | Signal | Ball # | Signal | |--------|------------------|--------|------------------|--------|------------------| | J14 | V <sub>SS</sub> | N7 | V <sub>CC</sub> | R16 | V <sub>CC</sub> | | J15 | NC | N9 | V <sub>CCP</sub> | R17 | A0 | | J16 | V <sub>SS</sub> | N11 | V <sub>CC</sub> | T1 | D18 | | J17 | NC | N12 | V <sub>SS</sub> | T2 | D19 | | K1 | D10 | N13 | V <sub>CCP</sub> | Т3 | V <sub>CC</sub> | | K2 | D11 | N14 | V <sub>SS</sub> | T4 | D50 | | K3 | D12 | N15 | V <sub>SS</sub> | T5 | V <sub>SS</sub> | | K4 | V <sub>SS</sub> | N16 | V <sub>SS</sub> | T6 | D53 | | K8 | V <sub>SS</sub> | N17 | V <sub>CCP</sub> | T7 | V <sub>CCP</sub> | | K9 | V <sub>SS</sub> | P1 | D45 | T8 | D28 | | K10 | V <sub>SS</sub> | P2 | D46 | Т9 | V <sub>SS</sub> | | K14 | V <sub>CCA</sub> | P3 | D16 | T10 | D58 | | K15 | V <sub>SS</sub> | P4 | V <sub>SS</sub> | T11 | V <sub>CCP</sub> | | K16 | CLK | P5 | D21 | T12 | D63 | | K17 | MCLK | P6 | V <sub>SS</sub> | T13 | V <sub>SS</sub> | | L1 | D13 | P7 | D55 | T14 | A10 | | L2 | V <sub>SS</sub> | P8 | V <sub>SS</sub> | T15 | V <sub>SS</sub> | | L3 | D14 | P9 | D56 | T16 | A3 | | L4 | D40 | P10 | V <sub>SS</sub> | T17 | A1 | | L5 | V <sub>CC</sub> | P11 | A13 | U1 | D20 | | L13 | V <sub>CC</sub> | P12 | A8 | U2 | D23 | | L14 | V <sub>SS</sub> | P13 | A4 | U3 | D48 | | L15 | TRST# | P14 | V <sub>SS</sub> | U4 | D49 | | L16 | V <sub>CCP</sub> | P15 | TMS | U5 | D51 | | L17 | TCK | P16 | NC | U6 | D24 | | M1 | D15 | P17 | TD0 | U7 | D25 | | M2 | D41 | R1 | D47 | U8 | D27 | | M3 | D42 | R2 | V <sub>SS</sub> | U9 | D30 | | M4 | V <sub>CC</sub> | R3 | D17 | U10 | D57 | | M5 | V <sub>SS</sub> | R4 | D22 | U11 | D60 | | M13 | V <sub>SS</sub> | R5 | D52 | U12 | D62 | | M14 | V <sub>CCP</sub> | R6 | D54 | U13 | A15 | | M15 | V <sub>SS</sub> | R7 | D26 | U14 | A14 | | M16 | LOWVPP | R8 | D29 | U15 | A11 | | M17 | TDI | R9 | D31 | U16 | A7 | | N1 | D43 | R10 | D59 | U17 | A5 | | N2 | V <sub>CCP</sub> | R11 | D61 | | | | N3 | D44 | R12 | A12 | | | | N4 | V <sub>SS</sub> | R13 | A9 | | | | N5 | V <sub>CCP</sub> | R14 | A6 | | | | N6 | V <sub>SS</sub> | R15 | A2 | | | Table 7. 241-Lead PBGA Pinout — Signal Name Order (Sheet 1 of 2) | Signal | Ball # | Signal | Ball # | Signal | Ball # | |--------|--------|--------|--------|------------|--------| | A0 | R17 | D14 | L3 | D55 | P7 | | A1 | T17 | D15 | M1 | D56 | P9 | | A2 | R15 | D16 | P3 | D57 | U10 | | A3 | T16 | D17 | R3 | D58 | T10 | | A4 | P13 | D18 | T1 | D59 | R10 | | A5 | U17 | D19 | T2 | D60 | U11 | | A6 | R14 | D20 | U1 | D61 | R11 | | A7 | U16 | D21 | P5 | D62 | U12 | | A8 | P12 | D22 | R4 | D63 | T12 | | A9 | R13 | D23 | U2 | DCB0 | C5 | | A10 | T14 | D24 | U6 | DCB1 | A4 | | A11 | U15 | D25 | U7 | DCB2 | A5 | | A12 | R12 | D26 | R7 | DCB3 | C6 | | A13 | P11 | D27 | U8 | DCB4 | B6 | | A14 | U14 | D28 | Т8 | DCB5 | D7 | | A15 | U13 | D29 | R8 | DCB6 | A6 | | ABORT | C12 | D30 | U9 | DCB7 | C7 | | BE0# | A7 | D31 | R9 | DVALID | B4 | | BE1# | C8 | D32 | F1 | HLDA | B14 | | BE2# | B8 | D33 | G1 | HOLD | D11 | | BE3# | A8 | D34 | G3 | LOCK | A11 | | BE4# | C9 | D35 | G4 | LOWVCC | D16 | | BE5# | A9 | D36 | H1 | LOWVPP | M16 | | BE6# | A10 | D37 | H2 | MCLK | K17 | | BE7# | B10 | D38 | НЗ | ADS# | C10 | | CLK | K16 | D39 | J1 | NC | A12 | | CWF | B12 | D40 | L4 | NC | C17 | | D0 | D1 | D41 | M2 | NC | D4 | | D1 | D2 | D42 | M3 | NC | D15 | | D2 | D3 | D43 | N1 | NC | J15 | | D3 | E1 | D44 | N3 | NC | J17 | | D4 | E3 | D45 | P1 | NC | H17 | | D5 | E4 | D46 | P2 | NC | P16 | | D6 | F2 | D47 | R1 | FIQ# | E17 | | D7 | F3 | D48 | U3 | IRQ# | E15 | | D8 | J3 | D49 | U4 | RESET# | G17 | | D9 | J4 | D50 | T4 | RESETOUT# | A13 | | D10 | K1 | D51 | U5 | TRST# | L15 | | D11 | K2 | D52 | R5 | PLLCFG | H16 | | D12 | K3 | D53 | T6 | PWRSTATUS0 | A14 | | D13 | L1 | D54 | R6 | PWRSTATUS1 | C13 | | | | 1 | | t | | Table 7. 241-Lead PBGA Pinout — Signal Name Order (Sheet 2 of 2) | Signal | Ball # | Signal | Ball # | Signal | Ball # | |------------------|--------|-----------------|--------|-----------------|--------| | TCK | L17 | V <sub>CC</sub> | L5 | V <sub>SS</sub> | H15 | | TD0 | P17 | V <sub>CC</sub> | M4 | V <sub>SS</sub> | H4 | | TDI | M17 | V <sub>CC</sub> | N11 | V <sub>SS</sub> | H8 | | TMS | P15 | V <sub>CC</sub> | N7 | V <sub>SS</sub> | H9 | | V <sub>CCA</sub> | K14 | V <sub>CC</sub> | R16 | V <sub>SS</sub> | J10 | | V <sub>CCP</sub> | A16 | V <sub>CC</sub> | Т3 | V <sub>SS</sub> | J14 | | V <sub>CCP</sub> | A2 | V <sub>SS</sub> | A1 | V <sub>SS</sub> | J16 | | V <sub>CCP</sub> | B1 | $V_{SS}$ | A15 | V <sub>SS</sub> | J8 | | V <sub>CCP</sub> | B11 | V <sub>SS</sub> | A17 | V <sub>SS</sub> | J9 | | V <sub>CCP</sub> | B7 | $V_{SS}$ | B13 | V <sub>SS</sub> | K10 | | V <sub>CCP</sub> | C2 | $V_{SS}$ | B16 | V <sub>SS</sub> | K15 | | V <sub>CCP</sub> | C4 | $V_{SS}$ | B2 | V <sub>SS</sub> | K4 | | V <sub>CCP</sub> | D17 | V <sub>SS</sub> | B3 | V <sub>SS</sub> | K8 | | V <sub>CCP</sub> | D9 | V <sub>SS</sub> | B5 | V <sub>SS</sub> | K9 | | V <sub>CCP</sub> | E13 | V <sub>SS</sub> | В9 | V <sub>SS</sub> | L14 | | V <sub>CCP</sub> | E5 | V <sub>SS</sub> | C14 | V <sub>SS</sub> | L2 | | V <sub>CCP</sub> | G16 | V <sub>SS</sub> | C15 | V <sub>SS</sub> | M13 | | V <sub>CCP</sub> | H14 | V <sub>SS</sub> | C16 | V <sub>SS</sub> | M15 | | V <sub>CCP</sub> | J13 | V <sub>SS</sub> | C3 | V <sub>SS</sub> | M5 | | V <sub>CCP</sub> | J2 | V <sub>SS</sub> | D10 | V <sub>SS</sub> | N12 | | V <sub>CCP</sub> | J5 | V <sub>SS</sub> | D13 | V <sub>SS</sub> | N14 | | V <sub>CCP</sub> | L16 | V <sub>SS</sub> | D14 | V <sub>SS</sub> | N15 | | V <sub>CCP</sub> | M14 | V <sub>SS</sub> | D5 | V <sub>SS</sub> | N16 | | V <sub>CCP</sub> | N13 | V <sub>SS</sub> | D6 | V <sub>SS</sub> | N4 | | V <sub>CCP</sub> | N17 | $V_{SS}$ | D8 | V <sub>SS</sub> | N6 | | V <sub>CCP</sub> | N2 | $V_{SS}$ | E11 | V <sub>SS</sub> | P10 | | V <sub>CCP</sub> | N5 | V <sub>SS</sub> | E12 | V <sub>SS</sub> | P14 | | V <sub>CCP</sub> | N9 | V <sub>SS</sub> | E14 | V <sub>SS</sub> | P4 | | V <sub>CCP</sub> | T11 | $V_{SS}$ | E16 | V <sub>SS</sub> | P6 | | V <sub>CCP</sub> | T7 | V <sub>SS</sub> | E6 | V <sub>SS</sub> | P8 | | V <sub>CC</sub> | A3 | V <sub>SS</sub> | E9 | V <sub>SS</sub> | R2 | | V <sub>CC</sub> | B15 | V <sub>SS</sub> | F13 | V <sub>SS</sub> | T13 | | V <sub>CC</sub> | B17 | $V_{SS}$ | F14 | V <sub>SS</sub> | T15 | | V <sub>CC</sub> | C1 | V <sub>SS</sub> | F15 | V <sub>SS</sub> | T5 | | V <sub>CC</sub> | D12 | $V_{SS}$ | F16 | V <sub>SS</sub> | Т9 | | V <sub>CC</sub> | E2 | V <sub>SS</sub> | F4 | W/R# | C11 | | V <sub>CC</sub> | E7 | V <sub>SS</sub> | F5 | | | | V <sub>CC</sub> | F17 | V <sub>SS</sub> | G14 | | | | V <sub>CC</sub> | G13 | V <sub>SS</sub> | G15 | | | | V <sub>CC</sub> | G5 | V <sub>SS</sub> | G2 | | | | V <sub>CC</sub> | L13 | V <sub>SS</sub> | H10 | | | #### 3.2 **Package Thermal Specifications** #### Package Thermal Resistance 3.3 The Intel® 80200 processor is specified for operation when T<sub>C</sub> (case temperature) is within the range of 0°C to 90°C (T<sub>C</sub> max for 80200T is 105°C). Case temperature may be measured in any environment to determine whether the device is within its specified operating range. The case temperature should be measured at the center of the top surface, opposite the pins. $\theta_{CA}$ is the thermal resistance from case to ambient. Use the following equation to calculate $T_A$ , the maximum ambient temperature to conform to a particular case temperature: $$T_A = T_C - P(\theta_{CA})$$ Junction temperature (T<sub>1</sub>) is commonly used in reliability calculations. T<sub>1</sub> max is 110°C for the 80200 processor. It can be calculated from $\theta_{IC}$ (thermal resistance from junction to case) using the following equation: $$T_{I} = T_{C} + P(\theta_{IC})$$ Similarly, when $T_A$ is known, the corresponding case temperature $(T_C)$ can be calculated as $$T_C = T_A + P(\theta_{CA})$$ #### Table 8. Package Thermal Resistance — °C/Watt | | Airflow — ft./min (m/sec) | | | | | |-------------------------------------------------|---------------------------|---------------|---------------|---------------|--| | Parameter | 0<br>(0) | 200<br>(1.01) | 400<br>(2.03) | 600<br>(3.04) | | | θ <sub>JC</sub> (Junction-to-Case) | 1.5 | 1.5 | 1.5 | 1.5 | | | θ <sub>CA</sub> (Case-to-Ambient) (No Heatsink) | 28.5 | 20.0 | 18.1 | 17.1 | | | Φ <sub>JA</sub> Φ <sub>JC</sub> Φ <sub>CA</sub> | | | | | | - 1. This table applies to an PBGA device soldered directly into a board with all $\mathbf{V}_{\mathbf{SS}}$ connections. - 2. $\theta_{JA} = \theta_{JC} + \theta_{CA}$ 3. Maximum Junction Temperature is $110^{\circ} C$ Figure 3 and Figure 4 show an application of the supplied thermal data. Here, we plot the case temperature under several conditions. Note: Thermal simulations were performed for the 80200T extended temperature processor using multiple board configurations. See the 80200 Specification Update for simulation results. Figure 3. Case Temperature with No Air Flow Figure 4. Case Temperature at Nominal Power Dissipation ### 4.0 Electrical Specifications ### 4.1 Absolute Maximum Ratings | Parameter | <b>Maximum Rating</b> | |------------------------------------------------------|-----------------------| | Storage Temperature | -55°C to + 125°C | | Case Temperature Under Bias | 0°C to + 90°C | | Supply Voltage V <sub>CC</sub> wrt. V <sub>SS</sub> | 2.1V | | Supply Voltage V <sub>CCP</sub> wrt. V <sub>SS</sub> | 5.0V | | Supply Voltage V <sub>CCA</sub> wrt. V <sub>SS</sub> | 2.1V | | Voltage on Any Ball wrt. V <sub>SS</sub> | –0.5 V to | | Vollage of Any Ball Wit. VSS | $V_{CCP}$ + 0.5 V | **NOTICE**: This data sheet contains information on products in the design phase of development. Do not finalize a design with this information. Revised information is published when the product becomes available. The specifications are subject to change without notice. Contact your local Intel representative before finalizing a design. †WARNING: Stressing the device beyond the "Absolute Maximum Ratings" may cause permanent damage. These are stress ratings only. Operation beyond the "Operating Conditions" is not recommended and extended exposure beyond the "Operating Conditions" may affect device reliability. ### Table 9. Operating Conditions | Symbol | Parameter | Min | Max | Units | Notes | |--------------------|-------------------------------------------|-------|-------|-------|-------| | V <sub>CC</sub> | Core Supply Voltage | 0.95 | 1.55 | V | | | V <sub>CCP</sub> | Periphery Supply Voltage | 3.0 | 3.6 | V | | | V <sub>CCA</sub> | Analog Supply Voltage | 0.95 | 1.55 | V | | | F <sub>P_CLK</sub> | Input Clock Frequency | 33.33 | 66.66 | MHz | | | T <sub>C</sub> | Case Temperature Under Bias | 0 | 90 | °C | | | T <sub>C_EXT</sub> | Extended Temp Case Temperature Under Bias | -40 | 105 | °C | | ### Table 10. Voltage Range Requirements for Intel® 80200 Processor Product Options | Product Options | Operating @ 333MHz | Operating @ 400MHz | Operating @ 600MHz | Operating @ 733MHz | | | |-----------------|-----------------------------------------|--------------------|--------------------|--------------------|--|--| | 80200M733 | 1.0v — 1.5v | 1.1v — 1.5v | 1.3v — 1.5v | 1.5v ±5% | | | | 80200M600 | 1.1v — 1.5v | 1.3v —1.5v | 1.5v ±5% | _ | | | | 80200M400 | 1.1v — 1.3v | | | | | | | 80200M200 | 1.1v ±5% at 200MHz (See Notes 3 and 4). | | | | | | ### NOTES: - 1. Processor operation beyond the voltage and frequency (as marked on the device) is not guaranteed. - 2. Includes VCC and VCCA. - 3. The 200MHz processor is only guaranteed to operate at 200MHz, with a voltage of 1.1v ±5%. - 4. At a core frequency of 200MHz, the MCLK is restricted to 66MHz or less. Therefore, the 200MHz 80200 cannot be used with the 80312 I/O companion chip (provides a 100MHz MCLK) because the CLK to MCLK ratio is violated. See the 80200 Developer's Manual (section 8.1) or Specification Update for more information. # 4.2 V<sub>CCA</sub> Pin Requirements To reduce voltage supply noise on the ${\rm Intel}^{\circledcirc}$ 80200 processor, the ${\rm V_{CCA}}$ pin for the Phase Lock Loop (PLL) circuit is isolated on the pinout. The lowpass filter, as shown in Figure 5, reduces noise induced clock jitter and its effects on timing relationships in system designs. The trace lengths between the $4.7\mu F$ capacitor, the $0.01\mu F$ capacitor, and $V_{CCA}$ must be as short as possible. ### Figure 5. V<sub>CCA</sub> Lowpass Filter #### **Targeted DC Specifications** 4.3 #### Table 11. **DC Characteristics** | Symbol | Parameter | Min | Max | Units | Notes | |------------------|---------------------------|------------------------|------------------------|-------|----------| | V <sub>IL</sub> | Input Low Voltage | -0.5 | 0.8 | V | | | V <sub>IH</sub> | Input High Voltage | 2.4 | V <sub>CCP</sub> + 0.5 | V | A-1 step | | V IH | input riigii voitage | 2.1 | V <sub>CCP</sub> + 0.5 | | D-0 step | | V <sub>OL</sub> | Output Low Voltage | | 0.3 | V | 1 | | V <sub>OH</sub> | Output High Voltage | V <sub>CCP</sub> - 0.3 | | V | 2 | | C <sub>IN</sub> | Input Capacitance | | 5 | pF | | | C <sub>OUT</sub> | I/O or Output Capacitance | | 5 | pF | | | C <sub>CLK</sub> | CLK Capacitance | | 5 | pF | | | L <sub>PIN</sub> | Ball Inductance | | TBD | nΗ | | - V<sub>OL</sub> measured at I<sub>OL</sub> = 3mA V<sub>OH</sub> measured at I<sub>OH</sub> = 2mA **I<sub>CC</sub> Characteristics** Table 12. | Symbol | Parameter | Тур | Max | Units | Notes | |---------------------------------------------|---------------------------------------------|-----|------------|----------|------------------------------------------------| | I <sub>LO</sub> | Output Leakage Current | | 220 | μΑ | $0.4 \le V_{OUT} \le V_{CC}$ | | ILI | Input Leakage Current | | 220 | μΑ | $0 \le V_{IN} \le V_{CC}$ | | | Core and Analog Current 733MHz at 1.5v | | 720 | mA | | | | lcca<br>600MHz at 1.3v | | 95 | mA | | | | lcc<br>lcca | | 520<br>65 | mA<br>mA | | | I <sub>CC</sub> Active<br>(Power<br>Supply) | 400MHz at 1.3v<br>Icc | | 410 | mA | For typical power dissipation, see section 4.9 | | | lcca<br>200MHz at 1.1v | | 15 | mA | | | | lcc<br>lcca | | 200<br>13 | mA<br>mA | | | | Periphery Current<br>100MHz at 3.6v<br>Iccp | | 165 | mA | | | | Idle Mode<br>at 1.5v | | | | | | I <sub>CC</sub> Active (Idle | lcc<br>lcca | | 190<br>700 | mA<br>μA | | | Mode) | at 1.3v | | 135 | mA | | | I <sub>CC</sub> Active<br>(Sleep<br>Mode) | Icca Sleep Mode | | 100 | μA<br>mA | | #### **Targeted AC Specifications** 4.4 #### **Clock Signal Timings** 4.4.1 #### Table 13. **Input Clock Timings** | Symbol | Parameter | Min | Max | Units | Notes | |------------------|-----------------------|-------|-------|-------|-----------------------| | T <sub>F</sub> | CLK Frequency | 33.33 | 66.66 | MHz | | | T <sub>C</sub> | CLK Period | 15 | 30 | ns | (1) | | T <sub>CS</sub> | CLK Period Stability | | 20 | ps | Adjacent Clocks (2) | | T <sub>CH</sub> | CLK High Time | 5 | | ns | Measured at 1.5 V (2) | | T <sub>CL</sub> | CLK Low Time | 5 | | ns | Measured at 1.5 V (2) | | T <sub>CR</sub> | CLK Rise Slew Rate | 1.5 | 3.5 | V/ns | 0.4 V to 2.4 V (2) | | T <sub>CF</sub> | CLK Fall Slew Rate | 1.5 | 3.5 | V/ns | 2.4 V to 0.4 V (2) | | T <sub>MF</sub> | MCLK Frequency | 0 | 100 | MHz | | | T <sub>MC</sub> | MCLK Period | 10 | | ns | (1) | | T <sub>MCS</sub> | MCLK Period Stability | | 250 | ps | Adjacent Clocks (2) | | T <sub>MCH</sub> | MCLK High Time | 2.5 | | ns | Measured at 1.5 V (2) | | T <sub>MCL</sub> | MCLK Low Time | 2.5 | | ns | Measured at 1.5 V (2) | | T <sub>MCR</sub> | MCLK Rise Slew Rate | 1.5 | 4.5 | V/ns | 0.4 V to 2.4 V (2) | | T <sub>MCF</sub> | MCLK Fall Slew Rate | 1.5 | 4.5 | V/ns | 2.4 V to 0.4 V (2) | ### NOTES: - See Figure 6 and Figure 7. Not tested. #### **Bus Signal Timings** 4.4.2 #### Table 14. **Output Timings** | Symbol | Parameter | Min | Max | Units | Notes | |------------------|-------------------------------------------------------------------------------------------------|-----|-----|-------|--------------------------| | T <sub>OV1</sub> | Output valid delay from MCLK D[63:0], DCB, and BE# | 1.5 | 6.9 | ns | (1, 2) | | T <sub>OF1</sub> | Output float delay from MCLK D[63:0], DCB, and BE# | 1.1 | 6.0 | ns | (1, 2, 3) | | T <sub>OS1</sub> | Output Slew Rate D[63:0], DCB, and BE# | 1.0 | 4.0 | V/ns | 0.4 V to 2.4 V (1, 2, 4) | | T <sub>OV2</sub> | Output valid delay from MCLK<br>A[15:0], HLDA, W/R#, LOCK,<br>and ADS# | 1.5 | 6.8 | ns | (1, 2, 4) | | T <sub>OF2</sub> | Output float delay from MCLK<br>A[15:0], HLDA, W/R#, LOCK,<br>ADS#, RESETOUT#, and<br>PWRSTATUS | 1.1 | 6.0 | ns | (1, 2, 3, 4) | | T <sub>OS2</sub> | Output Slew Rate A[15:0],<br>HLDA, W/R#, LOCK, ADS#,<br>RESETOUT#, and PWRSTATUS | 1.0 | 4.0 | V/ns | 0.4 V to 2.4 V (1, 2, 4) | ### NOTES: - Minimum values characterized with a 10 pF load at 3.6 V, 0°C Maximum values characterized with a 30 pF load at 2.9 V., 110°C - 3. Pin is floating when its output falls to I<sub>LO</sub> 4. Not tested #### Table 15. **Input Timings** | Symbol | Parameter | Min | Max | Units | Notes | |------------------|----------------------------------------------------------------|-----|-----|-------|-------| | T <sub>IS</sub> | Input setup time to MCLK<br>ABORT, CWF, DVALID, D, and<br>DCB | 1.2 | | ns | | | T <sub>IH</sub> | Input hold time from MCLK<br>ABORT, CWF, DVALID, D, and<br>DCB | 1.5 | | ns | | | T <sub>ISH</sub> | Input setup time to MCLK<br>HOLD | 1.3 | | ns | | | T <sub>IHH</sub> | Input hold time from MCLK<br>HOLD | 0.9 | | ns | | ### 4.4.3 Boundary Scan Test Signal Timings ### Table 16. Boundary Scan Test Signal Timings | Symbol | Parameter | Min | Max | Units | Notes | |--------------------|----------------------------------------------------|------|------|-------|---------------------------------| | T <sub>BSF</sub> | TCK Frequency | 0.0 | 40.0 | MHz | | | T <sub>BSCH</sub> | TCK High Time | 12.5 | | ns | Measured at 1.5 V | | T <sub>BSCL</sub> | TCK Low Time | 12.5 | | ns | Measured at 1.5 V | | T <sub>BSCR</sub> | TCK Rise Time | | 5.0 | ns | 0.8 V to 2.0 V | | T <sub>BSCF</sub> | TCK Fall Time | | 5.0 | ns | 2.0 V to 0.8 V | | T <sub>BSIS1</sub> | Input Setup to TCK — TDI, TMS | 4.0 | | ns | | | T <sub>BSIH1</sub> | Input Hold from TCK — TDI, TMS | 6.0 | | ns | | | T <sub>BSIS2</sub> | Input Setup to TCK — TRST# | 25.0 | | ns | | | T <sub>BSIH2</sub> | Input Hold from TCK — TRST# | 3.0 | | ns | | | T <sub>BSOV1</sub> | TDO Valid Delay | 1.5 | 6.9 | ns | Relative to falling edge of TCK | | T <sub>OF1</sub> | TDO Float Delay | 1.1 | 5.4 | ns | Relative to falling edge of TCK | | T <sub>OV12</sub> | All Outputs (Non-Test) Valid<br>Delay | 1.5 | 6.9 | ns | Relative to falling edge of TCK | | T <sub>OF2</sub> | All Outputs (Non-Test) Float<br>Delay | 1.1 | 5.4 | ns | Relative to falling edge of TCK | | T <sub>IS10</sub> | Input Setup to <b>TCK</b> — All Inputs (Non-Test) | 4.0 | | ns | | | T <sub>IH8</sub> | Input Hold from <b>TCK</b> — All Inputs (Non-Test) | 6.0 | | ns | | # 4.5 AC Timing Waveforms Figure 6. CLK Waveform Figure 7. MCLK Waveform ### 4.6 Power Sequence Power must be supplied to the component's pads ( $V_{CCP}$ ) before or concurrently with power to the components core ( $V_{CC}$ ). Power must not be applied to $V_{CC}$ prior to $V_{CCP}$ Figure 9 and Figure 10 show correct power sequences. Figure 11 shows an incorrect power sequence; do not allow this. Figure 9. Correct Power Sequence for V<sub>CC</sub>, V<sub>CCP</sub> Figure 10. Another Correct Power Sequence for V<sub>CC</sub>, V<sub>CCP</sub> Figure 11. Incorrect Power Sequence for V<sub>CC</sub>, V<sub>CCP</sub> $V_{CC}$ and $V_{CCA}$ (PLL supply) should be brought up concurrently. When this cannot be attained, $V_{CC}$ should be brought up before $V_{CCA}$ . Figure 12 shows the preferred method where $V_{CC}$ and $V_{CCA}$ are brought up at the same time. Figure 13 shows the alternative. Figure 12. Preferred Power Sequence for VCC, VCCa Figure 13. Correct Power Sequence for VCC, VCCa ### 4.7 Reset Timing Figure 14 shows the sequence of pin states that may be assumed at processor reset. See the $Intel^{\textcircled{\$}}$ 80200 Processor based on $Intel^{\textcircled{\$}}$ XScale Microarchitecture Developer's Manual for more information on reset timing. Figure 14. Pins' State at Reset ### 4.8 AC Test Conditions The AC specifications in Section 4.4, "Targeted AC Specifications" on page 27 are tested with a 30 pF load indicated in Figure 15. Figure 15. AC Test Load ### 4.9 Typical Power Dissipation The total dissipated power is the sum of the power requirements from the device pins and the internal logic. Both are dependent on the operating frequency, voltage, and activity. Because the device pins are operating under different conditions than the internal logic, the typical power dissipation curves for both are in this section. Figure 16. Typical Pin Power Dissipation<sup>1</sup> 1. Assume system driving one PC-100 DIMM and a companion chip with 10pF/pin capacitance. Figure 17. Typical Core Power Dissipation # **This Page Intentionally Left Blank**