# 300 mA, Low Quiescent Current, CMOS Linear Regulator Data Sheet ADP172 #### **FEATURES** Maximum output current: 300 mA Input voltage range: 1.6 V to 3.6 V Low quiescent current $I_{GND}$ = 23 $\mu$ A with 0 mA load $I_{GND}$ = 170 $\mu$ A with 300 mA load Low shutdown current: <1 $\mu$ A Low dropout voltage: 50 mV at 300 mA load Output voltage accuracy: ±1% Up to 31 fixed-output voltage options available from 0.8 V to 3.0 V Accuracy over line, load, and temperature: $\pm 3\%$ Stable with small 1 µF ceramic output capacitor PSRR performance of 70 dB at 10 kHz and 73 dB at 1 kHz Low noise: 30 µV rms at $V_{OUT} = 0.8 \text{ V}$ Current limit and thermal overload protection Logic-controlled enable Tiny 4-ball, 0.5 mm pitch WLCSP package #### **APPLICATIONS** Mobile phones Digital camera and audio devices Portable and battery-powered equipment DSP/FPGA/microprocessor supplies Post dc-to-dc regulation #### **GENERAL DESCRIPTION** The ADP172 is a low voltage input, low quiescent current, low-dropout (LDO) linear regulator that operates from 1.6 V to 3.6 V and provides up to 300 mA of output current. The low 50 mV dropout voltage at 300 mA load improves efficiency and allows operation over a wide input voltage range. The low 23 $\mu A$ of quiescent current at no load makes the ADP172 ideal for battery-operated portable equipment. The ADP172 is capable of 31 fixed-output voltage options, ranging from 0.8 V to 3.0 V. The ADP172 is optimized for stable operation with small 1 $\mu F$ ceramic output capacitors. Ideal for powering digital processors, the ADP172 exhibits good transient performance and occupies minimal board space. Compared with #### TYPICAL APPLICATION CIRCUITS commodity-type LDOs, the ADP172 provides 20 dB to 40 dB better power supply rejection ratio (PSRR) at 100 kHz, making the ADP172 an ideal power source for analog-to-digital converter (ADC) mixed-signal processor systems and allowing use of smaller size bypass capacitors. In addition, low output noise performance without the need for an additional bypass capacitor further reduces printed circuit board (PCB) component count. Short-circuit protection and thermal overload protection circuits prevent damage in adverse conditions. The ADP172 is available in a tiny 4-ball, 0.5 mm pitch WLCSP for the smallest footprint solution to meet a variety of portable power applications. # **TABLE OF CONTENTS** 2/10—Revision 0: Initial Version | Features | |----------------------------------------------------------| | Applications1 | | Typical Application Circuits | | General Description1 | | Revision History2 | | Specifications | | Input and Output Capacitor, Recommended Specifications 4 | | Absolute Maximum Ratings 5 | | Thermal Data5 | | Thermal Resistance | | ESD Caution5 | | Pin Configuration and Function Descriptions6 | | | | REVISION HISTORY | | 8/12—Rev. C to Rev. D | | Changes to Ordering Guide17 | | 4/12—Rev. B to Rev. C | | Updated Outline Dimensions | | 5/10—Rev. A to Rev. B | | Changes to Figure 11 | | 4/10—Rev. 0 to Rev. A | | Changes to Ordering Guide | | | | Typical Performance Characteristics | | |-----------------------------------------------|----| | Theory of Operation | 11 | | Applications Information | 12 | | Capacitor Selection | 12 | | Undervoltage Lockout | 13 | | Enable Feature | 13 | | Current Limit and Thermal Overload Protection | 14 | | Thermal Considerations | 14 | | Printed Circuit Board Layout Considerations | 16 | | Outline Dimensions | 17 | | Ordering Guide | 17 | # **SPECIFICATIONS** $V_{\rm IN} = (V_{\rm OUT} + 0.4 \ V) \ or \ 1.6 \ V \ (whichever \ is \ greater), EN = V_{\rm IN}, I_{\rm OUT} = 10 \ mA, C_{\rm IN} = C_{\rm OUT} = 1 \ \mu F, T_{\rm A} = 25 ^{\circ} C, \ unless \ otherwise \ noted.$ Table 1. | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | |---------------------------------------|---------------------------------|--------------------------------------------------------------------------------------------------------------------|-------|-------|-------|--------| | INPUT VOLTAGE RANGE | V <sub>IN</sub> | $T_J = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | 1.6 | | 3.6 | V | | OPERATING SUPPLY CURRENT <sup>1</sup> | I <sub>GND</sub> | Ιουτ = 0 μΑ | | 23 | | μΑ | | | | $I_{OUT} = 0 \mu A, T_J = -40^{\circ}C \text{ to } +125^{\circ}C$ | | | 60 | μΑ | | | | I <sub>OUT</sub> = 1 mA | | 50 | | μΑ | | | | $I_{OUT} = 1 \text{ mA}, T_J = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | | | 100 | μΑ | | | | Ι <sub>Ουτ</sub> = 150 mA | | 130 | | μΑ | | | | $I_{OUT} = 150 \text{ mA}, T_J = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | | | 210 | μΑ | | | | I <sub>OUT</sub> = 300 mA | | 170 | | μΑ | | | | $I_{OUT} = 300 \text{ mA}, T_J = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | | | 260 | μΑ | | SHUTDOWN CURRENT | I <sub>GND-SD</sub> | EN = GND | | 0.1 | | μΑ | | | | $EN = GND$ , $V_{IN} = 3.6 \text{ V}$ , $T_{J} = -40 ^{\circ}\text{C}$ to $+85 ^{\circ}\text{C}$ | | | 2 | μΑ | | | | $EN = GND$ , $V_{IN} = 3.6 \text{ V}$ , $T_J = 85^{\circ}\text{C}$ to 125°C | | | 25 | μΑ | | OUTPUT VOLTAGE ACCURACY | V <sub>OUT</sub> | I <sub>OUT</sub> = 10 mA | -1 | | +1 | % | | | | $1 \text{ mA} < I_{OUT} < 300 \text{ mA}, V_{IN} = (V_{OUT} + 0.5 \text{ V}) \text{ to } 3.6 \text{ V}$ | -2 | | +1.5 | % | | | | 1 mA < $I_{OUT}$ < 300 mA, $V_{IN}$ = ( $V_{OUT}$ + 0.5 V) to 3.6 V,<br>$T_J$ = -40°C to +125°C | -3 | | +1.5 | % | | LINE REGULATION | $\Delta V_{OUT}/\Delta V_{IN}$ | $V_{IN} = (V_{OUT} + 0.5 \text{ V}) \text{ to } 3.6 \text{ V}, T_J = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | -0.25 | | +0.25 | %/V | | LOAD REGULATION <sup>2</sup> | $\Delta V_{OUT}/\Delta I_{OUT}$ | I <sub>OUT</sub> = 1 mA to 300 mA | | 0.001 | | %/mA | | | | $I_{OUT} = 1 \text{ mA to } 300 \text{ mA}, T_J = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | | | 0.005 | %/mA | | DROPOUT VOLTAGE <sup>3</sup> | V <sub>DROPOUT</sub> | I <sub>OUT</sub> = 10 mA, V <sub>OUT</sub> ≥ 1.8 V | | 2 | | mV | | | | $I_{OUT} = 10 \text{ mA}, V_{OUT} \ge 1.8 \text{ V}, T_J = -40^{\circ}\text{C to} + 125^{\circ}\text{C}$ | | | 7 | mV | | | | I <sub>OUT</sub> = 150 mA, V <sub>OUT</sub> ≥ 1.8 V | | 25 | | mV | | | | $I_{OUT} = 150 \text{ mA}, V_{OUT} \ge 1.8 \text{ V}, T_J = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | | | 50 | mV | | | | I <sub>OUT</sub> = 300 mA, V <sub>OUT</sub> ≥ 1.8 V | | 50 | | mV | | | | $I_{OUT} = 300 \text{ mA}, V_{OUT} \ge 1.8 \text{ V}, T_J = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | | | 100 | mV | | START-UP TIME <sup>4</sup> | t <sub>START-UP</sub> | $V_{OUT} = 1.8 V$ | | 120 | | μs | | CURRENT-LIMIT THRESHOLD <sup>5</sup> | I <sub>LIMIT</sub> | | 400 | 450 | 800 | mA | | THERMAL SHUTDOWN | | | | | | | | Thermal Shutdown Threshold | TS <sub>SD</sub> | T <sub>J</sub> rising | | 150 | | °C | | Thermal Shutdown Hysteresis | TS <sub>SD-HYS</sub> | | | 15 | | °C | | EN INPUT | | | | | | | | Logic High Voltage | V <sub>IH</sub> | $1.6 \text{ V} \le \text{V}_{\text{IN}} \le 3.6 \text{ V}$ | 1.2 | | | V | | Logic Low Voltage | V <sub>IL</sub> | $1.6 \text{ V} \le \text{V}_{\text{IN}} \le 3.6 \text{ V}$ | | | 0.4 | V | | Leakage Current Voltage | V <sub>I-LEAKAGE</sub> | EN = VIN or GND | | 0.1 | | μΑ | | | | $EN = VIN \text{ or } GND, T_J = -40^{\circ}C \text{ to } +125^{\circ}C$ | | | 1 | μΑ | | UNDERVOLTAGE LOCKOUT | UVLO | | | | | | | Input Voltage Rising | UVLO <sub>RISE</sub> | $T_J = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | | | 1.5 | V | | Input Voltage Falling | UVLOFALL | $T_{J} = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | 0.7 | | | V | | Hysteresis | UVLO <sub>HYS</sub> | | | 80 | | mV | | OUTPUT NOISE | OUT <sub>NOISE</sub> | 10 Hz to 100 kHz, $V_{IN} = 3.6 \text{ V}$ , $V_{OUT} = 3.0 \text{ V}$ | | 72 | | μV rms | | | | 10 Hz to 100 kHz, $V_{IN} = 3.6 \text{ V}$ , $V_{OUT} = 1.8 \text{ V}$ | | 50 | | μV rms | | | | 10 Hz to 100 kHz, $V_{IN} = 3.6 \text{ V}$ , $V_{OUT} = 1.2 \text{ V}$ | | 40 | | μV rms | | | | 10 Hz to 100 kHz, $V_{IN} = 3.6 \text{ V}$ , $V_{OUT} = 0.8 \text{ V}$ | | 30 | | μV rms | | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | |------------------------------|--------|-----------------------------------------------------------------------------------------------------|-----|-----|-----|------| | POWER SUPPLY REJECTION RATIO | PSRR | 1 kHz, $V_{IN} = 3.6 \text{ V}$ , $I_{OUT} = 10 \text{ mA}$ , $V_{OUT} = 0.8 \text{ V}$ | | 73 | | dB | | | | $10 \text{ kHz}$ , $V_{IN} = 3.6 \text{ V}$ , $I_{OUT} = 10 \text{ mA}$ , $V_{OUT} = 0.8 \text{ V}$ | | 70 | | dB | | | | 10 kHz, $V_{IN} = (V_{OUT} + 1 V)$ , $I_{OUT} = 10 \text{ mA to } 300 \text{ mA}$ | | 50 | | dB | | | | 100 kHz, $V_{IN} = (V_{OUT} + 1 V)$ , $I_{OUT} = 10 \text{ mA to } 300 \text{ mA}$ | | 47 | | dB | $<sup>^1</sup>$ The current from the external resistor divider network in the case of adjustable voltage output (as with the ADP172) should be subtracted from the ground current measured. #### INPUT AND OUTPUT CAPACITOR, RECOMMENDED SPECIFICATIONS #### Table 2. | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | |---------------------------------------------------|------------------|--------------------------------------------------------|-------|-----|-----|------| | MINIMUM INPUT AND OUTPUT CAPACITANCE <sup>1</sup> | C <sub>MIN</sub> | $T_J = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | 0.45 | | | μF | | CAPACITOR ESR | R <sub>ESR</sub> | $T_{J} = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | 0.001 | | 1 | Ω | <sup>&</sup>lt;sup>1</sup> The minimum input and output capacitance should be greater than 0.45 μF over the full range of operating conditions. The full range of operating conditions in the application must be considered during device selection to ensure that the minimum capacitance specification is met. X7R and X5R type capacitors are recommended; Y5V and Z5U capacitors are not recommended for use with any LDO. <sup>&</sup>lt;sup>2</sup> Based on an end-point calculation using 1 mA and 300 mA loads. See Figure 4 for typical load regulation performance for loads less than 1 mA. <sup>3</sup> Applies only for output voltages above 1.6 V. Dropout voltage is defined as the input-to-output voltage differential when the input voltage is set to the nominal <sup>&</sup>lt;sup>4</sup> Start-up time is defined as the time between the rising edge of EN and VOUT at 90% of its nominal value. <sup>&</sup>lt;sup>5</sup> Current-limit threshold is defined as the current at which the output voltage drops to 90% of the specified typical value. For example, the current limit for a 3.0 V output voltage is defined as the current that causes the output voltage to drop to 90% of 3.0 V, or 2.7 V. #### ABSOLUTE MAXIMUM RATINGS Table 3. | Parameter | Rating | |--------------------------------------|------------------| | VIN to GND | -0.3 V to +4.0 V | | VOUT to GND | −0.3 V to VIN | | EN to GND | -0.3 V to +4.0 V | | Storage Temperature Range | −65°C to +150°C | | Operating Junction Temperature Range | -40°C to +125°C | | Operating Ambient Temperature Range | -40°C to +85°C | | Soldering Conditions | JEDEC J-STD-020 | Stresses above those listed under absolute maximum ratings may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### **THERMAL DATA** Absolute maximum ratings apply only individually, not in combination. The ADP172 can be damaged when the junction temperature limits are exceeded. Monitoring ambient temperature does not guarantee that $T_{\rm J}$ is within the specified temperature limits. In applications with high power dissipation and poor thermal resistance, the maximum ambient temperature may have to be derated. In applications with moderate power dissipation and low PCB thermal resistance, the maximum ambient temperature can exceed the maximum limit as long as the junction temperature is within specification limits. The junction temperature $(T_J)$ of the device is dependent on the ambient temperature $(T_A)$ , the power dissipation of the device $(P_D)$ , and the junction-to-ambient thermal resistance of the package $(\theta_{JA})$ . Maximum junction temperature $(T_J)$ is calculated from the ambient temperature $(T_A)$ and power dissipation $(P_D)$ using the following formula: $$T_I = T_A + (P_D \times \theta_{IA})$$ Junction-to-ambient thermal resistance $(\theta_{JA})$ of the package is based on modeling and calculation using a 4-layer board. The junction-to-ambient thermal resistance is highly dependent on the application and board layout. In applications where high maximum power dissipation exists, close attention to thermal board design is required. The value of $\theta_{JA}$ may vary, depending on PCB material, layout, and environmental conditions. The specified values of $\theta_{JA}$ are based on a 4-layer, 4 in. $\times$ 3 in. PCB. Refer to JESD51-7 for detailed information regarding board construction. $\Psi_{JB}$ is the junction-to-board thermal characterization parameter with units of °C/W. The $\Psi_{JB}$ of the package is based on modeling and calculation using a 4-layer board. The *Guidelines for Reporting and Using Electronic Package Thermal Information: JESD51-12* states that thermal characterization parameters are not the same as thermal resistances. $\Psi_{JB}$ measures the component power flowing through multiple thermal paths rather than a single path as in thermal resistance, $\theta_{JB}$ . Therefore, $\Psi_{JB}$ thermal paths include convection from the top of the package as well as radiation from the package—factors that make $\Psi_{JB}$ more useful in real-world applications. Maximum junction temperature $(T_J)$ is calculated from the board temperature $(T_B)$ and power dissipation $(P_D)$ using the formula $$T_J = T_B + (P_D \times \Psi_{JB})$$ Refer to JESD51-8 and JESD51-12 for more detailed information about $\Psi_{\text{IB}}.$ #### THERMAL RESISTANCE $\theta_{JA}$ and $\Psi_{JB}$ are specified for the worst-case conditions, that is, a device soldered in a circuit board for surface-mount packages. **Table 4. Thermal Resistance** | Package Type | θја | $\Psi_{JB}$ | Unit | |----------------------------|-----|-------------|------| | 4-Ball, 0.5 mm Pitch WLCSP | 260 | 58 | °C/W | #### **ESD CAUTION** **ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality. ## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS Figure 2. Pin Configuration **Table 5. Pin Function Descriptions** | Pin No. | Mnemonic | Description | |---------|----------|-----------------------------------------------------------------------------------------------------------------------------------------| | A1 | VIN | Regulator Input Supply. Bypass VIN to GND with a 1 µF or greater capacitor. | | A2 | VOUT | Output Voltage Adjust Input. Connect the midpoint of an external divider from VOUT to GND to this pin to set the output voltage | | B1 | EN | Enable Input. Drive EN high to turn on the regulator; drive EN low to turn off the regulator. For automatic startup, connect EN to VIN. | | B2 | GND | Ground. | #### TYPICAL PERFORMANCE CHARACTERISTICS $V_{\rm IN}$ = 3.6 V, $V_{\rm OUT}$ = 1.8 V, $I_{\rm OUT}$ = 10 mA, $C_{\rm IN}$ = $C_{\rm OUT}$ = 1 $\mu$ F, $T_{\rm A}$ = 25°C, unless otherwise noted. Figure 3. Output Voltage vs. Junction Temperature Figure 4. Output Voltage vs. Load Current Figure 5. Output Voltage vs. Input Voltage Figure 6. Ground Current vs. Junction Temperature Figure 7. Ground Current vs. Load Current Figure 8. Ground Current vs. Input Voltage Figure 9. Shutdown Current vs. Temperature at Various Input Voltages Figure 10. Dropout Voltage vs. Load Current Figure 11. Output Voltage vs. Input Voltage (in Dropout) Figure 12. Ground Current vs. Input Voltage (in Dropout) Figure 13. Power Supply Rejection Ratio vs. Frequency, $V_{OUT} = 0.8 \text{ V}$ Figure 14. Power Supply Rejection Ratio vs. Frequency, $V_{OUT} = 1.8 \text{ V}$ Figure 15. Power Supply Rejection Ratio vs. Frequency, $V_{OUT} = 3.0 \text{ V}$ Figure 16. Power Supply Rejection Ratio vs. Frequency, Various Output Voltages and Load Currents Figure 17. Output Noise Spectrum Figure 18. RMS Noise vs. Load Current and Output Voltage Figure 19. Load Transient Response, $C_{IN}$ and $C_{OUT} = 1 \mu F$ Figure 20. Load Transient Response, $C_{IN}$ and $C_{OUT} = 4.7 \mu F$ Figure 21. Line Transient Response, Load Current = 1 mA Figure 22. Line Transient Response, Load Current = 300 mA #### THEORY OF OPERATION The ADP172 is a low quiescent current, low-dropout linear regulator that operates from 1.6 V to 3.6 V and can provide up to 300 mA of output current. Drawing a low 170 $\mu A$ of quiescent current (typical) at full load makes the ADP172 ideal for battery-operated portable equipment. Shutdown current consumption is typically 100 nA. Optimized for use with small 1 $\mu$ F ceramic capacitors, the ADP172 provides excellent transient performance. Figure 23. ADP172 Internal Block Diagram Internally, the ADP172 consists of a reference, an error amplifier, a feedback voltage divider, and a PMOS pass transistor. Output current is delivered via the PMOS pass device, which is controlled by the error amplifier. The error amplifier compares the reference voltage with the feedback voltage from the output and amplifies the difference. If the feedback voltage is lower than the reference voltage, the gate of the PMOS device is pulled lower, allowing more current to pass and increasing the output voltage. If the feedback voltage is higher than the reference voltage, the gate of the PMOS device is pulled higher, allowing less current to pass and decreasing the output voltage. The ADP172 uses the EN pin to enable and disable the VOUT pin under normal operating conditions. When EN is high, VOUT turns on; when EN is low, VOUT turns off. For automatic startup, EN can be tied to VIN. # APPLICATIONS INFORMATION CAPACITOR SELECTION #### **Output Capacitor** The ADP172 is designed for operation with small, space-saving ceramic capacitors but functions with most commonly used capacitors as long as care is taken with the effective series resistance (ESR) value. The ESR of the output capacitor affects the stability of the LDO control loop. A minimum of 1 $\mu F$ capacitance with an ESR of 1 $\Omega$ or less is recommended to ensure the stability of the ADP172. The transient response to changes in load current is also affected by output capacitance. Using a larger value of output capacitance improves the transient response of the ADP172 to large changes in load current. Figure 24 and Figure 25 show the transient responses for output capacitance values of 1 $\mu F$ and 4.7 $\mu F$ , respectively. Figure 24. Output Transient Response, $C_{OUT} = 1 \mu F$ Figure 25. Output Transient Response, Couτ = 4.7 μF #### **Input Bypass Capacitor** Connecting a 1 $\mu$ F capacitor from VIN to GND reduces the circuit sensitivity to the printed circuit board (PCB) layout, especially when long input traces or high source impedance is encountered. If greater than 1 $\mu$ F of output capacitance is required, the input capacitor should be increased to match it. #### **Input and Output Capacitor Properties** Any good quality ceramic capacitor can be used with the ADP172, as long as it meets the minimum capacitance and maximum ESR requirements. Ceramic capacitors are manufactured with a variety of dielectrics, each with different behavior over temperature and applied voltage. Capacitors must have a dielectric adequate to ensure the minimum capacitance over the necessary temperature range and dc bias conditions. An X5R or X7R dielectric with a voltage rating of 6.3 V or 10 V is recommended. The Y5V and Z5U dielectrics are not recommended due to their poor temperature and dc bias characteristics. Figure 26 depicts the capacitance vs. bias voltage characteristics of a 0402, 1 $\mu\text{F}$ , 10 V X5R capacitor. The variance of a capacitor is strongly influenced by the capacitor size and voltage rating. In general, a capacitor in a larger package or with a higher voltage rating exhibits less capacitance variance over bias voltage. The temperature variation of the X5R dielectric is about $\pm15\%$ over the $-40^{\circ}\text{C}$ to $+85^{\circ}\text{C}$ temperature range and is not a function of package or voltage rating. Figure 26. Capacitance vs. Bias Voltage Characteristics Use Equation 1 to determine the worst-case capacitance, accounting for capacitor variation over temperature, component tolerance, and voltage. $$C_{EFF} = C_{BIAS} \times (1 - TEMPCO) \times (1 - TOL) \tag{1}$$ where: $C_{BIAS}$ is the effective capacitance at the operating voltage. TEMPCO is the worst-case capacitor temperature coefficient. TOL is the worst-case component tolerance. In this example, the worst-case temperature coefficient (TEMPCO) over $-40^{\circ}\text{C}$ to $+85^{\circ}\text{C}$ is assumed to be 15% for an X5R dielectric. The tolerance of the capacitor (TOL) is assumed to be 10%, and $C_{BLAS}$ is 0.94 $\mu F$ at 1.8 V, as shown in Figure 26. Substituting these values in Equation 1 yields $$C_{EFF} = 0.94 \,\mu\text{F} \times (1 - 0.15) \times (1 - 0.1) = 0.719 \,\mu\text{F}$$ Therefore, the capacitor chosen in this example meets the minimum capacitance requirement of the LDO over temperature and tolerance at the chosen output voltage. To guarantee the performance of the ADP172, it is imperative that the effects of dc bias, temperature, and tolerances on the behavior of the capacitors be evaluated for each application. #### **UNDERVOLTAGE LOCKOUT** The ADP172 has an internal undervoltage lockout circuit that disables all inputs and the output when the input voltage is less than approximately 1.2 V. This ensures that the ADP172 inputs and the output behave in a predictable manner during power-up. #### **ENABLE FEATURE** The ADP172 uses the EN pin to enable and disable the VOUT pin under normal operating conditions. As shown in Figure 27, when a rising voltage on EN crosses the active threshold, VOUT turns on. When a falling voltage on EN crosses the inactive threshold, VOUT turns off. Figure 27. ADP172 Typical EN Pin Operation As shown in Figure 27, the EN pin has hysteresis built in. This prevents on/off oscillations that can occur due to noise on the EN pin as it passes through the threshold points. The EN pin active/inactive thresholds are derived from the VIN voltage. Therefore, these thresholds vary with changing input voltage. Figure 28 shows typical EN active/inactive thresholds when the input voltage varies from 1.6 V to 3.6 V. Figure 28. Typical EN Pin Thresholds vs. Input Voltage The ADP172 uses an internal soft start to limit the inrush current when the output is enabled. The start-up time for the 1.8~V option is approximately $120~\mu s$ from the time the EN active threshold is crossed to when the output reaches 90% of its final value. As shown in Figure 29, the start-up time is dependent on the output voltage setting. Figure 29. Typical Start-Up Time # CURRENT LIMIT AND THERMAL OVERLOAD PROTECTION The ADP172 is protected against damage due to excessive power dissipation by current and thermal overload protection circuits. The ADP172 is designed to limit the current when the output load reaches 450 mA (typical). When the output load exceeds 450 mA, the output voltage is reduced to maintain a constant current limit. Thermal overload protection is included, which limits the junction temperature to a maximum of 150°C (typical). Under extreme conditions (that is, high ambient temperature and power dissipation), when the junction temperature starts to rise above 150°C, the output is turned off, reducing the output current to 0. When the junction temperature drops below 135°C, the output is turned on again, and output current is restored to its nominal value. Consider the case where a hard short from VOUT to GND occurs. At first, the ADP172 limits the current so that only 450 mA is conducted into the short. If self-heating of the junction is great enough to cause its temperature to rise above 150°C, thermal shutdown activates, turning off the output and reducing the output current to 0. As the junction temperature cools and drops below 135°C, the output turns on and conducts 450 mA into the short, again causing the junction temperature to rise above 150°C. This thermal oscillation between 135°C and 150°C causes a current oscillation between 450 mA and 0 mA, which continues as long as the short remains at the output. Current and thermal limit protections are intended to protect the device against accidental overload conditions. #### THERMAL CONSIDERATIONS To guarantee reliable operation, the junction temperature of the ADP172 must not exceed 125°C. To ensure that the junction temperature stays below this maximum value, the user must be aware of the parameters that contribute to junction temperature changes. These parameters include ambient temperature, power dissipation in the power device, and thermal resistances between the junction and ambient air ( $\theta_{JA}$ ). The $\theta_{JA}$ number is dependent on the package assembly compounds used and the amount of copper to which the GND pin of the package is soldered on the PCB. Table 6 shows typical $\theta_{JA}$ values of the 4-ball WLCSP package for various PCB copper sizes. Table 6. Typical $\theta_{JA}$ Values | Copper Size (mm²) | θ <sub>JA</sub> (°C/W) | |-------------------|------------------------| | 01 | 260 | | 50 | 159 | | 100 | 157 | | 300 | 153 | | 500 | 151 | $<sup>^{\</sup>rm 1}$ Device soldered to minimum size pin traces. The junction temperature of the ADP172 can be calculated from the following equation: $$T_J = T_A + (P_D \times \theta_{JA}) \tag{2}$$ where: $T_A$ is the ambient temperature. $P_D$ is the power dissipation in the die, given by $$P_D = [(V_{IN} - V_{OUT}) \times I_{LOAD}] + (V_{IN} \times I_{GND})$$ (3) where: *I*<sub>LOAD</sub> is the load current. $I_{GND}$ is the ground current. $V_{IN}$ and $V_{OUT}$ are input and output voltages, respectively. Power dissipation due to ground current is quite small and can be ignored. Therefore, the junction temperature equation simplifies to the following: $$T_{I} = T_{A} + \{ [(V_{IN} - V_{OUT}) \times I_{LOAD}] \times \theta_{JA} \}$$ $$\tag{4}$$ As shown in Equation 4, for a given ambient temperature, input-to-output voltage differential, and continuous load current, there exists a minimum copper size requirement for the PCB to ensure that the junction temperature does not rise above 125°C. Figure 30 to Figure 35 show junction temperature calculations for different ambient temperatures, load currents, $V_{\rm IN}$ to $V_{\rm OUT}$ differentials, and areas of PCB copper. Figure 30. 500 mm<sup>2</sup> of PCB Copper, $T_A = 25$ °C Figure 31. 100 mm<sup>2</sup> of PCB Copper, $T_A = 25$ °C Figure 32. 0 mm<sup>2</sup> of PCB Copper, $T_A = 25$ °C Figure 33. 500 mm<sup>2</sup> of PCB Copper, $T_A = 50$ °C Figure 34. 100 mm<sup>2</sup> of PCB Copper, $T_A = 50$ °C Figure 35. 0 mm<sup>2</sup> of PCB Copper, $T_A = 50$ °C In cases where board temperature is known, use the thermal characterization parameter, $\Psi_{JB}$ , to estimate the junction temperature rise (see Figure 36). Maximum junction temperature $(T_J)$ is calculated from the board temperature $(T_B)$ and power dissipation $(P_D)$ using the following formula: $$T_J = T_B + (P_D \times \Psi_{JB}) \tag{5}$$ The typical value of $\Psi_{JB}$ is 58°C/W for the 4-Ball WLCSP package. Figure 36. $T_A = 85^{\circ}C$ # PRINTED CIRCUIT BOARD LAYOUT CONSIDERATIONS Heat dissipation from the package can be improved by increasing the amount of copper attached to the pins of the ADP172. However, as can be seen from Table 6, a point of diminishing returns is eventually reached, beyond which an increase in the copper size does not yield significant heat dissipation benefits. Place the input capacitor as close as possible to the VIN and GND pins. Place the output capacitor as close as possible to the VOUT and GND pins. Use of 0402 or 0603 size capacitors and resistors achieves the smallest possible footprint solution for boards on which area is limited. Figure 37. Example ADP172 PCB Layout ## **OUTLINE DIMENSIONS** Figure 38. 4-Ball, Wafer Level Chip Scale Package [WLCSP] (CB-4-4) Dimensions show in millimeters #### **ORDERING GUIDE** | Model <sup>1</sup> | Temperature Range | Output Voltage (V) <sup>2</sup> | Package Description | Package<br>Option | Branding | |---------------------|-------------------|---------------------------------|---------------------|-------------------|----------| | ADP172ACBZ-1.0-R7 | -40°C to +125°C | 1.0 | 4-Ball WLCSP | CB-4-4 | 6V | | ADP172ACBZ-1.2-R7 | -40°C to +125°C | 1.2 | 4-Ball WLCSP | CB-4-4 | 51 | | ADP172ACBZ-1.26-R7 | -40°C to +125°C | 1.26 | 4-Ball WLCSP | CB-4-4 | 6E | | ADP172ACBZ-1.5-R7 | -40°C to +125°C | 1.5 | 4-Ball WLCSP | CB-4-4 | 5J | | ADP172ACBZ-1.65-R7 | -40°C to +125°C | 1.65 | 4-Ball WLCSP | CB-4-4 | BD | | ADP172ACBZ-1.8-R7 | -40°C to +125°C | 1.8 | 4-Ball WLCSP | CB-4-4 | 5X | | ADP172ACBZ-2.1-R7 | -40°C to +125°C | 2.1 | 4-Ball WLCSP | CB-4-4 | 6B | | ADP172ACBZ-2.9-R7 | -40°C to +125°C | 2.9 | 4-Ball WLCSP | CB-4-4 | 91 | | ADP172ACBZ-3.0-R7 | -40°C to +125°C | 3.0 | 4-Ball WLCSP | CB-4-4 | 6Z | | ADP172ACB-1.2-EVALZ | | 1.2 | Evaluation Board | | | | ADP172ACB-1.5-EVALZ | | 1.5 | Evaluation Board | | | | ADP172ACB-1.8-EVALZ | | 1.8 | Evaluation Board | | | | ADP172ACB-3.0-EVALZ | | 3.0 | Evaluation Board | | | | ADP172ACB1.26-EVALZ | | 1.26 | Evaluation Board | | | $<sup>^{1}</sup>$ Z = RoHS Compliant Part. <sup>&</sup>lt;sup>2</sup> For additional voltage options, contact your local Analog Devices, Inc., sales or distribution representative. # NOTES # **NOTES** **NOTES**