# 4 Mbit (256Kb ×16) low-voltage UV EPROM and OTP EPROM ### **Feature summary** - 2.7V to 3.6V supply voltage in Read operation - Access time: - 80ns at $V_{CC} = 3.0V$ to 3.6V - 100ns at $V_{CC} = 2.7V$ to 3.6V - Pin compatible with M27C4002 - Low power consumption: - 15µA max Standby Current - 15mA max Active Current at 5MHz - Programming time 100µs/word - High reliability CMOS technology - 2,000V ESD Protection - 200mA Latchup Protection Immunity - Electronic signature - Manufacturer Code: 0020h - opsolete Produci(s) Contents M27W402 # **Contents** | 1 | Summary description5 | |------|----------------------------------------------| | 2 | Device operation 8 | | | 2.1 Read mode | | | 2.2 Standby mode 8 | | | 2.3 Two Line Output Control | | | 2.4 System considerations | | | 2.5 Programming 9 | | | 2.6 PRESTO II programming algorithm 9 | | | 2.7 Program Inhibit | | | 2.8 Program Verify | | | 2.9 Electronic signature | | | 2.10 Erasure operation (applies to UV FFROM) | | 3 | Maximum rating | | 4 | DC and AC parameters | | 5 | Package mechanical | | 6 | Part numbering | | 0050 | Revision history | | Opso | | M27W402 List of tables ## List of tables | Table 3. Electronic Signature Table 4. Absolute maximum ratings 12 Table 5. AC measurement conditions | Table 1.<br>Table 2. | Signal names | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|-----------------------------------------------------------------------|----| | Table 5. AC measurement conditions. 13 Table 6. Capacitance . 14 Table 7. Read mode DC characteristics . 14 Table 8. Programming mode DC characteristics . 14 Table 9. Read mode AC characteristics . 15 Table 10. Programming mode AC characteristics . 16 Table 11. PDIP40 - 40 pin Plastic DIP, 600 mils width, package mechanical data . 17 Table 12. PLCC44 - 44 lead Plastic Leaded Chip Carrier, package mechanical data . 18 Table 13. Ordering information scheme . 19 Table 14. Document revision history . 20 | | · · · · · · · · · · · · · · · · · · · | | | Table 6. Capacitance | | | | | Table 7. Read mode DC characteristics | | | | | Table 8. Programming mode DC characteristics | | | | | Table 9. Read mode AC characteristics | | | | | Table 11. PDIP40 - 40 pin Plastic DIP, 600 mils width, package mechanical data | | | | | Table 12. PLCC44 - 44 lead Plastic Leaded Chip Carrier, package mechanical data | | | | | Table 13. Ordering information scheme | | | | | Table 14. Document revision history 20 | | PLCC44 - 44 lead Plastic Leaded Chip Carrier, package mechanical data | 18 | | Obsolete Product(s) Obsolete Product(s) Obsolete Product(s) Obsolete Product(s) | | Document revision history | 20 | | | | ete Product(s) Obsolete Product(s) | | | | | | | **577** List of figures M27W402 # **List of figures** | Figure 1. Figure 2. Figure 3. Figure 4. Figure 5. Figure 6. Figure 7. Figure 8. Figure 9. | Logic diagram | |-------------------------------------------------------------------------------------------|---------------------------------------------------------------| | Figure 10. | PLCC44 - 44 lead Plastic Leaded Chip Carrier, package outline | # 1 Summary description The M27W402 is a low voltage 4 Mbit EPROM offered in the two range UV (Ultra Violet Erase) and OTP (one time programmable). It is ideally suited for microprocessor systems requiring large data or program storage and is organized as 262,144 by 16 bits. The M27W402 operates in the read mode with a supply voltage as low as 2.7V at –40 to 85°C temperature range. The decrease in operating power allows either a reduction of the size of the battery or an increase in the time between battery recharges. The FDIP40W (window ceramic frit-seal package) has a transparent lids which allow the user to expose the chip to ultraviolet light to erase the bit pattern. A new pattern can then be written to the device by following the programming procedure. For applications where the content is programmed only one time and erasure is not required, the M27W402 is offered in PDIP40 and PLCC44 packages. In order to meet environmental requirements, ST offers the M27W402 in ECOPACK® packages. ECOPACK packages are Lead-free. The category of second Level Interconnect is marked on the package and on the inner box label, in compliance with JEDEC Standard JESD97. The maximum ratings related to soldering conditions are also marked on the inner box label. ECOPACK is an ST trademark. ECOPACK specific alions are available at: www.st.com. Figure 1. Logic diagram VCC VPP A0-A17 E — M27W402 G — VSS Al01863 Table 1. Signal names | A0-A17 | Address Inputs | |-----------------|--------------------------| | Q0-Q15 | Data Outputs | | Ē | Chip Enable | | G | Output Enable | | V <sub>PP</sub> | Program Supply | | V <sub>CC</sub> | Supply Voltage | | V <sub>SS</sub> | Ground | | NC | Not Connected Internally | Figure 2. **PDIP** connections Figure 3. LCC connections **577** Device operation M27W402 # 2 Device operation The operation modes of the M27W402 are listed in the Operating Modes table. A single power supply is required in the read mode. All inputs are TTL levels except for $V_{PP}$ and 12V on A9 for Electronic Signature. ### 2.1 Read mode The M27W402 has two control functions, both of which must be logically active in order to obtain data at the outputs. Chip Enable $(\overline{E})$ is the power control and should be used for device selection. Output Enable $(\overline{G})$ is the output control and should be used to gate data to the output pins, independent of device selection. Assuming that the addresses are stable, the address access time $(t_{AVQV})$ is equal to the delay from $\overline{E}$ to output $(t_{ELQV})$ . Data is available at the output after a delay of $t_{GLQV}$ from the falling edge of $\overline{G}$ , assuming that $\overline{E}$ has been low and the addresses have been stable for at least $t_{AVQV}$ - $t_{GLQV}$ . ## 2.2 Standby mode The M27W402 has a standby mode which reduces the supply current from 15mA to 15 $\mu$ A with low voltage operation V<sub>CC</sub> $\leq$ 3.6V, see Read Mode DC Characteristics table for details. The M27W402 is placed in the standby mode 5 rapplying a CMOS high signal to the $\overline{E}$ input. When in the standby mode, the outputs are in a high impedance state, independent of the $\overline{G}$ input. ## 2.3 Two Line Output Control Because EPROM's are usually used in larger memory arrays, the product features a 2 line control function, which accommodates the use of multiple memory connection. The two line control function allows: - the lowest possible memory power dissipation - complete assurance that output bus contention will not occur For the most efficient use of these two control lines, $\overline{E}$ should be decoded and used as the primary device selecting function, while $\overline{G}$ should be made a common connection to all devices in the array and connected to the $\overline{READ}$ line from the system control bus. This ensures that all deselected memory devices are in their low power standby mode and that the output pins are only active when data is required from a particular memory device. المرام M27W402 Device operation ### 2.4 System considerations The power switching characteristics of Advanced CMOS EPROMs require careful decoupling of the devices. The supply current, $I_{CC}$ , has three segments that are of interest to the system designer: the standby current level, the active current level, and transient current peaks that are produced by the falling and rising edges of $\overline{E}$ . The magnitude of the transient current peaks is dependent on the output capacitive and inductive loading of the device. The associated transient voltage peaks can be suppressed by complying with the two line output control and by properly selected decoupling capacitors. It is recommended that a $0.1\mu F$ ceramic capacitor be used on every device between $V_{CC}$ and $V_{SS}$ . This should be a high frequency capacitor of low inherent inductance and should be placed as close to the device as possible. In addition, a $4.7\mu F$ bulk electrolytic capacitor should be used between $V_{CC}$ and $V_{SS}$ for every eight devices. The bulk capacitor should be located near the power supply connection point. The purpose of the bulk capacitor is to overcome the voltage drop caused by the inductive effects of PCB traces. ## 2.5 Programming مام ماد The M27W402 has been designed to be fully compatible with "ie M27C4002 and has the same electronic signature. As a result the M27W402 can be programmed as the M27C4002 on the same programming equipment applying 12.75% on $V_{PP}$ and 6.25V on $V_{CC}$ by the use of the same PRESTO II algorithm. When delivered (and after each '1's erasure for UV EPROM), all bits of the M27W402 are in the 'i' stale. Data is introduced by selectively programming '0's into the desired bit locations. Although only '0's will be programmed, both '1's and '0's can be present in the data word. The only way to change a '0' to a '1' by die exposure to ultraviolet light (UV EPROM). The M27W402 is in the programming mode when $V_{PP}$ input is at 12.75V, $\overline{G}$ is at $V_{i,Y}$ and $\overline{E}$ is pulsed to $V_{IL}$ . The data to be programmed is applied to 16 bits in parallel to the data output pins. The levels required for the address and data inputs are TTL. $V_{CC}$ 's specified to be 6.25V $\pm$ 0.25V. # 2.6 PRESTO!! programming algorithm PF.F STO II Programming Algorithm allows the whole array to be programmed with a guaranteed margin, in a typical time of 26.5 seconds. Programming with PRESTO II consists of applying a sequence of 100µs program pulses to each byte until a correct verify occurs (see *Figure 4*). During programming and verify operation, a MARGIN MODE circuit is automatically activated in order to guarantee that each cell is programmed with enough margin. No overprogram pulse is applied since the verify in MARGIN MODE at V<sub>CC</sub> much higher than 3.6V, provides necessary margin to each programmed cell. **Device operation** M27W402 Figure 4. **Programming flowchart** #### 2.7 **Program Inhibit** Programming of multiple M27W402s in parallel with different data is also easily accomplished. Except for $\overline{E}$ , all like inputs including $\overline{G}$ of the parallel M27W402 may be common. A TTL low level pulse applied to a M27W402's $\overline{E}$ input, with $V_{PP}$ at 12.75V, will program that M27W402. A high level $\overline{E}$ input inhibits the other M27W402s from being programmed. #### **Program Verify** 2.8 erify (read) correctly progra V<sub>CC</sub> at 6.25V. inverify (read) should be performed on the programmed bits to determine that they were correctly programmed. The verify is accomplished with $\overline{G}$ at $V_{IL}$ , $\overline{E}$ at $V_{IH}$ , $V_{PP}$ at 12.75V and M27W402 Device operation ### 2.9 Electronic signature The Electronic Signature (ES) mode allows the reading out of a binary code from an EPROM that will identify its manufacturer and type. This mode is intended for use by programming equipment to automatically match the device to be programmed with its corresponding programming algorithm. The ES mode is functional in the 25°C $\pm$ 5°C ambient temperature range that is required when programming the M27W402. To activate the ES mode, the programming equipment must force 11.5V to 12.5V on address line A9 of the M27W402 with $V_{PP} = V_{CC} = 5 V$ . Two identifier bytes may then be sequenced from the device outputs by toggling address line A0 from $V_{IL}$ to $V_{IH}$ . All other address lines must be held at $V_{IL}$ during Electronic Signature mode. Byte 0 (A0 = $V_{IL}$ ) represents the manufacturer code and byte 1 (A0 = $V_{IH}$ ) the device identifier code. For the STMicroelectronics M27W402, these two identifier bytes are given in *Table 3* and can be read-out on outputs Q7 to Q0. Note that the M27W402 and M27C4002 have the same identifier bytes. ## 2.10 Erasure operation (applies to UV EPROM) The erasure characteristics of the M27W402 are such that erasure begins when the cells are exposed to light with wavelengths shorter than applicationately 4000 Å. It should be noted that sunlight and some type of fluorescent lamps have vavelengths in the 3000-4000 Å range. Research shows that constant exposure to com level fluorescent lighting could erase a typical M27W402 in about 3 years, while it would take approximately 1 week to cause erasure when exposed to direct sunlight. If the M27W402 is to be exposed to these types of lighting conditions for extended periods of time, it is suggested that opaque labels be put over the M27W402 window to prevent unintentional erasure. The recommended erasure procedure for the M27W402 is exposure to short wave ultraviolet light which has wavelength 2537 Å. The integrated dose (i.e. UV intensity x exposure time) for erasure should be a minimum of 15 W-sec/cm². The erasure time with this dosage is approximately 15 to 20 minutes using an ultraviolet lamp with 12000 $\mu$ W/cm² power rating. The M27W402 should be placked within 2.5cm (1 inch) of the lamp tubes during the erasure. Some lamps have $\epsilon$ filler on their tubes which should be removed before erasure. | | | · /1\ | |--------------|----------------|-------| | Ta 16 2. | Operating mod | ויופם | | . u /11 / L. | Opcialing inou | C3 | | -0/6 | Mode | Ē | G | A9 | V <sub>PP</sub> | Q15-Q0 | |------|----------------------|-----------------------|----------|----------|------------------------------------|----------| | 2050 | Read | $V_{IL}$ | $V_{IL}$ | Χ | V <sub>CC</sub> or V <sub>SS</sub> | Data Out | | Ob | Output Disable | $V_{IL}$ | $V_{IH}$ | Х | V <sub>CC</sub> or V <sub>SS</sub> | Hi-Z | | 16 | Program | V <sub>IL</sub> Pulse | $V_{IH}$ | Х | $V_{PP}$ | Data In | | 601 | Verify | $V_{IH}$ | $V_{IL}$ | Х | $V_{PP}$ | Data Out | | 003 | Program Inhibit | $V_{IH}$ | $V_{IH}$ | Х | $V_{PP}$ | Hi-Z | | 0 | Standby | $V_{IH}$ | Х | Х | V <sub>CC</sub> or V <sub>SS</sub> | Hi-Z | | | Electronic Signature | $V_{IL}$ | $V_{IL}$ | $V_{ID}$ | V <sub>CC</sub> | Codes | <sup>1.</sup> $X = V_{IH}$ or $V_{IL}$ , $V_{ID} = 12V \pm 0.5V$ . 477 M27W402 Maximum rating Electronic Signature<sup>(1)</sup> Table 3. | Identifier | A0 | Q7 | Q6 | Q5 | Q4 | Q3 | Q2 | Q1 | Q0 | Hex Data | |------------------------|-----------------|----|----|----|----|----|----|----|----|----------| | Manufacturer's<br>Code | V <sub>IL</sub> | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 20h | | Device Code | V <sub>IH</sub> | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 44h | <sup>1.</sup> Outputs Q15-Q8 are set to '0'. #### **Maximum rating** 3 Stressing the device above the rating listed in the Absolute Maximum Ratings (able may cause permanent damage to the device. These are stress ratings only and coeration of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the STMicroelectronics SURE Program and other relevant quality documents. Table 4. Absolute maximum ratings | 145.5 | 715001410 III4XIII4III Tatiligo | | | |--------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|------------------| | Symbol | Parameter | Value | Unit | | T <sub>A</sub> | Ambient Operating Temperature(1) | -40 to 85 | °C | | T <sub>BIAS</sub> | Temperature Under Bias | -50 to 125 | °C | | T <sub>STG</sub> | Storage Temperature | -65 to 150 | °C | | V <sub>IO</sub> <sup>(2)</sup> | Input or Outhus Voitage (except A9) | –2 to 7 | V | | V <sub>CC</sub> | Supply Valiage | –2 to 7 | V | | V <sub>A9</sub> <sup>(2)</sup> | A? Voltage | –2 to 13.5 | V | | VFD | Program Supply Voltage | –2 to 14 | V | | 1 Depends of 2. Minimum D 20ns. Maxin than 20ns. | C voltage on Input or Output is $-0.5V$ with possible undershoot to num DC voltage on Output is $V_{\rm CC}$ +0.5V with possible overshoot | o –2.0V for a period les<br>to V <sub>CC</sub> +2V for a perioc | s than<br>I less | | | | | | #### DC and AC parameters 4 This section summarizes the operating and measurement conditions, and the DC and AC characteristics of the device. The parameters in the DC and AC Characteristic tables that follow are derived from tests performed under the Measurement Conditions summarized in the relevant tables. Designers should check that the operating conditions in their circuit match the measurement conditions when relying on the quoted parameters. Table 5. **AC** measurement conditions | | High Speed | Standard | |---------------------------------------|------------|---------------| | Input Rise and Fall Times | ≤10ns | <b>⊴</b> 20ns | | Input Pulse Voltages | 0 to 3V | 0.4V to 2 4v | | Input and Output Timing Ref. Voltages | 1.5V | 0.8V ar a 2V | Figure 5. AC testing input output waveform AC testing load circuit Table 6. Capacitance<sup>(1)</sup> (2) | Symbol | Parameter | Test Condition | Min | Max | Unit | |------------------|--------------------|-----------------------|-----|-----|------| | C <sub>IN</sub> | Input Capacitance | $V_{IN} = 0V$ | | 6 | pF | | C <sub>OUT</sub> | Output Capacitance | V <sub>OUT</sub> = 0V | | 12 | pF | <sup>1.</sup> $T_A = 25$ °C, f = 1 MHz Table 7. Read mode DC characteristics<sup>(1)</sup> (2) | Symbol | Parameter | Test Condition | Min | Max | Unit | |--------------------------------|-------------------------------|-----------------------------------------------------------------------------------------------------------------------|---------------------|-----------------------|------| | I <sub>LI</sub> | Input Leakage Current | 0V ≤V <sub>IN</sub> ≤V <sub>CC</sub> | | ±10 | μA | | I <sub>LO</sub> | Output Leakage Current | 0V ≤V <sub>OUT</sub> ≤V <sub>CC</sub> | | ±10 | uA | | I <sub>CC</sub> | Supply Current | $\overline{E} = V_{IL}, \overline{G} = V_{IL},$ $I_{OUT} = 0 \text{mA, f} = 5 \text{MHz,}$ $V_{CC} \leq 3.6 \text{V}$ | ~Q/ | 15 | mA | | I <sub>CC1</sub> | Supply Current (Standby) TTL | E = V <sub>IH</sub> | 70 | 1, 6 | mA | | I <sub>CC2</sub> | Supply Current (Standby) CMOS | $\overline{E} > V_{CC} - 0.2V$ , $V_{CC} \le 3.7V$ | | 15 | μΑ | | I <sub>PP</sub> | Program Current | V <sub>DF</sub> = V <sub>CC</sub> | 0 | 10 | μA | | V <sub>IL</sub> | Input Low Voltage | 05 | -0.6 | 0.2 V <sub>CC</sub> | V | | V <sub>IH</sub> <sup>(3)</sup> | Input High Voltage | 10. | 0.7 V <sub>CC</sub> | V <sub>CC</sub> + 0.5 | ٧ | | V <sub>OL</sub> | Output Low Voltage | I <sub>OL</sub> = 2.1mA | | 0.4 | V | | V <sub>OH</sub> | Output High Voltage: ITL | $I_{OH} = -400 \mu A$ | 2.4 | | V | <sup>1.</sup> $T_A = -40 \text{ to } 85^{\circ}\text{C}$ ; $V_{CC} = 2.7 \text{ V} \approx 3.6 \text{V}$ ; $V_{PP} = V_{CC}$ Table 3 Programming mode DC characteristics<sup>(1)</sup> (2) | | S <sub>y'</sub> mbol | Parameter | Test Condition | Min | Max | Unit | |--------|----------------------|-------------------------|--------------------------------------|------|-----------------------|------| | 7/6 | I <sub>LI</sub> | Input Leakage Current | 0V ≤V <sub>IN</sub> ≤V <sub>CC</sub> | | ±10 | μΑ | | 1050 | I <sub>CC</sub> | Supply Current | | | 50 | mA | | Ob | I <sub>PP</sub> | Program Current | $\overline{E} = V_{IL}$ | | 50 | mA | | 10 | $V_{IL}$ | Input Low Voltage | | -0.3 | 0.8 | V | | 125011 | $V_{IH}$ | Input High Voltage | | 2 | V <sub>CC</sub> + 0.5 | V | | 0/03 | V <sub>OL</sub> | Output Low Voltage | I <sub>OL</sub> = 2.1mA | | 0.4 | V | | OF | V <sub>OH</sub> | Output High Voltage TTL | $I_{OH} = -400 \mu A$ | 2.4 | | V | | | V <sub>ID</sub> | A9 Voltage | | 11.5 | 12.5 | V | <sup>1.</sup> $T_A = 25$ °C; $V_{CC} = 6.25V \pm 0.25V$ ; $V_{PP} = 12.75V \pm 0.25V$ <sup>2.</sup> Sampled only, not 100% tested. <sup>2.</sup> $V_{CC}$ must be applied s multaneously with or before $V_{PP}$ and removed simultaneously or after $V_{PP}$ . <sup>3.</sup> Maximum DC voltage on Output is $V_{CC}$ +0.5V. <sup>2.</sup> $V_{CC}$ must be applied simultaneously with or before $V_{PP}$ and removed simultaneously or after $V_{PP}$ . VALID VALID tAVQV -- tAXQX Ē - tEHQZ tGLQV -G - tGHQZ tELQV Hi-Z Q0-Q15 4100731B Figure 7. Read mode AC waveforms Read mode AC characteristics<sup>(1)</sup> (2) Table 9. | | | | | | ′√12 ′V.′4U∠ | | | | | | | |------|-----------------------------------------------------------------------------------------------------------------------|------------------|-----------------------------------------|-----------------------------------------------------------------|---------------------------------|-----|-----------------------------------|-----|-----------------------------------|-----|------| | | | ymbol Alt | Parameter | Test<br>Condition | -10 )(-) | | | | -120 (-150/-200) | | | | | Symbol | | | | V <sub>CC</sub> = 3.0V<br>√0.6V | | V <sub>CC</sub> = 2.7V<br>to 3.6V | | V <sub>CC</sub> = 2.7V to<br>3.6V | | Unit | | | | | | Olo | Min | Max | Min | Max | Min | Max | | | | t <sub>AVQV</sub> | t <sub>ACC</sub> | Address Valid to<br>Output Valid | $\overline{E} = V_{IL},$ $\overline{G} = V_{IL}$ | -0 | 80 | | 100 | | 120 | ns | | | t <sub>ELQV</sub> | t <sub>CE</sub> | Chip Enacle Low to Output Valid | $\overline{G} = V_{IL}$ | 5 | 80 | | 100 | | 120 | ns | | | t <sub>GLQV</sub> | t <sub>O</sub> € | Ou put Enable Low<br>to Output Valid | $\overline{E} = V_{IL}$ | | 50 | | 60 | | 70 | ns | | | t <sub>FinOZ</sub> (4) | t <sub>DF</sub> | Chip Enable High to Output Hi-Z | $\overline{G} = V_{IL}$ | 0 | 50 | 0 | 60 | 0 | 70 | ns | | 0/6 | t <sub>GHQZ</sub> <sup>(4)</sup> | t <sub>DF</sub> | Output Enable High to Output Hi-Z | $\overline{E} = V_{IL}$ | 0 | 50 | 0 | 60 | 0 | 70 | ns | | Ops | t <sub>AXQX</sub> | t <sub>OH</sub> | Address Transition to Output Transition | $\overline{\underline{E}} = V_{IL},$<br>$\overline{G} = V_{IL}$ | 0 | | 0 | | 0 | | ns | | .16 | 1. $T_A = -40 \text{ to } 85^{\circ}\text{C}$ ; $V_{CC} = 2.7\text{V to } 3.6\text{V}$ ; $V_{PP} = V_{CC}$ | | | | | | | | | | | | c01' | 2. $V_{CC}$ must be applied simultaneously with or before $V_{PP}$ and removed simultaneously or after $V_{PP}$ . | | | | | | | | | | | | | <ol> <li>Speed obtained with High Speed AC measurement conditions.</li> <li>Sampled only, not 100% tested.</li> </ol> | | | | | | | | | | | - 4. Sampled only, not 100% tested. Figure 8. **Programming and Verify modes AC waveforms** Programming mode AC characteristics (1) (2) (3) Table 10. | | Symbol | Alt | Paramets: | Test<br>Condition | Min | Max | Unit | | | |----------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|------------------|---------------------------------------------|-------------------|-----|-----|------|--|--| | | t <sub>AVEL</sub> | t <sub>AS</sub> | Address Valid to Chip Enable Low | | 2 | | μs | | | | | t <sub>QVEL</sub> | t <sub>DS</sub> | Input Valid to Chip Enable Low | | 2 | | μs | | | | | t <sub>VPHEL</sub> | t <sub>VPS</sub> | V <sub>PP</sub> Fiigh to Chip Enable Low | | 2 | | μs | | | | | t <sub>VCHEL</sub> | t <sub>VCS</sub> | V <sub>CC</sub> High to Chip Enable Low | | 2 | | μs | | | | | t <sub>ELEH</sub> | t <sub>h W</sub> | Chip Enable Program Pulse Width | | 95 | 105 | μs | | | | | t <sub>EHQX</sub> | t <sub>DH</sub> | Chip Enable High to Input Transition | | 2 | | μs | | | | | \c\c\GL | t <sub>OES</sub> | Input Transition to Output Enable Low | | 2 | | μs | | | | | t <sub>GLQV</sub> | t <sub>OE</sub> | Output Enable Low to Output Valid | | | 100 | ns | | | | -1050 | t <sub>GHQZ</sub> | t <sub>DFP</sub> | Output Enable High to Output Hi-Z | | 0 | 130 | ns | | | | Oh | t <sub>GHAX</sub> | t <sub>AH</sub> | Output Enable High to Address<br>Transition | | 0 | | ns | | | | | 1. $T_A = 25$ °C; $V_{CC} = 6.25V \pm 0.25V$ ; $V_{PP} = 12.75V \pm 0.25V$ | | | | | | | | | | <ol> <li>V<sub>CC</sub> must be applied simultaneously with or before V<sub>PP</sub> and removed simultaneously or af</li> </ol> | | | | | | | | | | | Oh | 3. Sample | d only, n | ot 100% tested. | | | | | | | <sup>1.</sup> $T_A = 25 \text{ °C}$ ; $V_{CC} = 6.25V \pm 0.25V$ ; $V_{PP} = 12.75V \pm 0.25V$ <sup>2.</sup> $V_{CC}$ must be applied simultaneously with or before $V_{PP}$ and removed simultaneously or after $V_{PP}$ . <sup>3.</sup> Sampled only, not 100% tested. M27W402 Package mechanical # 5 Package mechanical Figure 9. PDIP40 - 40 lead Plastic DIP, 600 mils width, package outline 1. Drawing is not to scale. Table 11. PDIP40 - 40 pin Plastic DIP, 600 mile width, package mechanical data | | Symbol | | millimeters | -WS | inches | | | | |-------|------------|-------|-------------|-------|--------|-------|-------|--| | | Symbol | Тур | Min | Max | Тур | Min | Max | | | | Α | 4.45 | | - ( | 0.175 | _ | _ | | | | A1 | 0.64 | 0.38 | 12-50 | 0.025 | 0.015 | _ | | | | A2 | 1,10 | 3.56 | 3.91 | | 0.140 | 0.154 | | | | В | 000 | 0.38 | 0.53 | | 0.015 | 0.021 | | | | B1 | | 1.14 | 1.78 | | 0.045 | 0.070 | | | | С | | 0.20 | 0.31 | | 0.008 | 0.012 | | | 10 | D | 70, | 51.78 | 52.58 | | 2.039 | 2.070 | | | coll | D2 | 48.26 | - | _ | 1.900 | _ | _ | | | 0/09 | E | | 14.80 | 16.26 | | 0.583 | 0.640 | | | O | <b>E</b> 1 | | 13.46 | 13.99 | | 0.530 | 0.551 | | | 9/6 | <b>e</b> 1 | 2.54 | - | _ | 0.100 | _ | _ | | | 1050° | eA | 15.24 | - | _ | 0.600 | _ | | | | Ob | eB | | 15.24 | 17.78 | | 0.600 | 0.700 | | | | L | | 3.05 | 3.81 | | 0.120 | 0.150 | | | | S | | 1.52 | 2.29 | | 0.060 | 0.090 | | | | α | | 0° | 15° | | 0° | 15° | | | | N | | 40 | | | 40 | | | Package mechanical M27W402 D D1 C D2 B1 C D2 D2 PICCB Figure 10. PLCC44 - 44 lead Plastic Leaded Chip Carrier, package outline 1. Drawing is not to scale. Table 12. PLCC44 - 44 lead Plastic Leaded Chip Carrier, package mechanical data | | Comb al | | millimeters | | S | inches | | |-------|---------|----------|-------------|--------|--------|--------|--------| | | Symbol | | Min | Niax | Тур | Min | Max | | | А | | 4.200 | 4.570 | ×6, | 0.1654 | 0.1799 | | | A1 | | 2.290 | 3.040 | S | 0.0902 | 0.1197 | | | A2 | <b>X</b> | ).650 | 3.700 | | 0.1437 | 0.1457 | | | В | (C) | 0.331 | 0.533 | | 0.0130 | 0.0210 | | | B1 | 20,0 | 0.661 | 0.812 | | 0.0260 | 0.0320 | | | CF) | | 6 | 0.101 | | | 0.0040 | | | С | 0.510 | | | 0.0201 | | | | 10 | D | AUIO | 17.400 | 17.650 | | 0.6850 | 0.6949 | | | D1 | 00 | 16.510 | 16.662 | | 0.6500 | 0.6560 | | 000 | D2 | | 14.990 | 16.000 | | 0.5902 | 0.6299 | | OF | D3 | 12.700 | _ | _ | 0.5000 | _ | _ | | 2/6 | E | | 17.400 | 17.650 | | 0.6850 | 0.6949 | | 1250. | E1 | | 16.510 | 16.660 | | 0.6500 | 0.6559 | | Ob | E2 | | 14.990 | 16.000 | | 0.5902 | 0.6299 | | | E3 | 12.700 | _ | _ | 0.5000 | _ | _ | | | е | 1.270 | - | - | 0.0500 | _ | _ | | | N | | 44 | • | | 44 | | M27W402 Part numbering # 6 Part numbering Table 13. Ordering information scheme TR = Tape & Reel Packing - 1. High Speed, see Section 4: DC and AC parameters for further information. - 2. This speed also guarantees 80ns access time at $V_{CC}$ = 3.0V to 3.6V. - 3. These speeds are replaced by the 120ns. For a list of available options (Speed, Package, etc.) or for further information on any aspect of this device, please contact the STMicroelectronics Sales Office nearest to you. Revision history M27W402 # 7 Revision history Table 14. Document revision history | | Date | Revision | Changes | | | | |------------------|-------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | | July 1999 | | First Issue | | | | | | 03/15/00 | 2 | FDIP42W Package Dimension, L Max added (Table 11) TSOP40 Package Dimension changed (Table 13) 0 to 70°C Temperature Range deleted Programming Time changed | | | | | | 22-May-2006 | 3 | Document converted to new template (sections added, information moved). Packages are ECOPACK® compliant. PLCC44 package specification updated (see <i>Table 12</i> and <i>Figure 10</i> ), FDIP40 and 1 SOF 40 packages removed. | | | | | Obsole<br>Obsole | te Pro | odiuct | (S) Obsolete Product(S) | | | | ### Please Read Carefully: Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsultaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and ser rices described herein at any time, without notice. All ST products are sold pursuant to ST's terms and conditions of sale. Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein. No license, express or implied, by estoppel or otherwise, to any intellectual property lights is granted under this document. If any part of this document refers to any third party products or services it shall not be depined a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein. UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USF AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, F'I NEGS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINCEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. UNLESS EXPRESSLY APPROVED NO RITING BY AN AUTHORIZE REPRESENTATIVE OF ST, ST PRODUCTS ARE NOT DESIGNED, AUTHORIZED OR WARP ALTITOTOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS ON SYSTEMS, WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. Resale cf. 21 products with provisions different from the statements and/or technical features set forth in this document shall immediately void any mananty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST. ST and the ST logo are trademarks or registered trademarks of ST in various countries. Information in this document supersedes and replaces all information previously supplied. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners. © 2006 STMicroelectronics - All rights reserved STMicroelectronics group of companies Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America www.st.com