## VNH3ASP30-E ## Automotive fully integrated H-bridge motor driver #### **Features** | Туре | R <sub>DS(on)</sub> | l <sub>out</sub> | V <sub>ccmax</sub> | |-------------|-----------------------|------------------|--------------------| | VNH3ASP30-E | 42mΩ max<br>(per leg) | 30A | 41V | - 5V logic level compatible inputs - Undervoltage and overvoltage shutdown - Overvoltage clamp - Thermal shut down - Cross-conduction protection - Linear current limiter - Very low standby power consumption - PWM operation up to 20 kHz - Protection against loss of ground and loss of V<sub>CC</sub> - Current-sense output proportional to motor current - Package: ECOPACK<sup>®</sup> ## Description The VNH3ASP30-E is a full-bridge motor driver intended for a wide range of automotive applications. The device incorporates a dual monolithic high-side driver (HSD) and two low-side switches. The HSD switch is designed using STMicroelectronics proprietary VIPower™ M0 technology that efficiently integrates a true Power MOSFET with an intelligent signal/protection circuit on the same die. The low-side switches are vertical MOSFETs manufactured using STMicroelectronics proprietary EHD ("STripFET™") process.The three circuits are assembled in a MultiPowerSO-30 package on electrically isolated lead frames. This package, specifically designed for the harsh automotive environment, offers improved thermal performance thanks to exposed die pads. Moreover, its fully symmetrical mechanical design provides superior manufacturability at board level. The input signals INA and INB can directly interface with the microcontroller to select the motor direction and the brake condition. Pins DIAG<sub>A</sub>/EN<sub>A</sub> or DIAG<sub>B</sub>/EN<sub>B</sub>, when connected to an external pull-up resistor, enable one leg of the bridge. They also provide a feedback digital diagnostic signal. The normal condition operation is explained in Table 12: Truth table in normal operating conditions on page 14. The CS pin monitors the motor current by delivering a current proportional to its value. The speed of the motor can be controlled in all possible conditions by the PWM up to 20 kHz. In all cases, a low level state on the PWM pin will turn off both the LS<sub>A</sub> and LS<sub>B</sub> switches. When PWM rises to a high level, LSA or LS<sub>B</sub> turn on again depending on the input pin state. Table 1. Device summary | Package | Order codes | | | |-----------------|-------------|---------------|--| | | Tube | Tape & reel | | | MultiPowerSO-30 | VNH3ASP30-E | VNH3ASP30TR-E | | Contents VNH3ASP30-E # **Contents** | 1 | Bloc | k diagr | am and pin description | |---|------|-----------------------|------------------------------------------------------------------------------------------| | 2 | Elec | trical s <sub>i</sub> | pecifications 8 | | | 2.1 | Absolu | ute maximum ratings | | | 2.2 | Electri | cal characteristics | | | 2.3 | Electri | cal characteristics curves | | 3 | Арр | lication | information 20 | | | 3.1 | Revers | se battery protection | | 4 | Pack | kage an | d PCB thermal data25 | | 4 | 4.1 | MultiP | owerSO-30 thermal data25 | | | | 4.1.1 | Thermal calculation in clockwise and anti-clockwise operation in Steady-state mode 26 | | | | 4.1.2 | Thermal resistances definition (values according to the PCB heatsink area) 26 | | | | 4.1.3 | Thermal calculation in Transient mode | | | | 4.1.4 | Single pulse thermal impedance definition (values according to the PCB heatsink area) 26 | | 5 | Pack | kage an | d packing information | | | 5.1 | ECOP | ACK® packages | | | 5.2 | MultiP | owerSO-30 package mechanical data | | | 5.3 | Packir | ng information 31 | | 6 | Revi | sion his | story 32 | VNH3ASP30-E List of tables # List of tables | Table 1. | Device summary | 1 | |-----------|------------------------------------------------------------------------------------|----| | Table 2. | Block description | | | Table 3. | Pin definitions and functions | 6 | | Table 4. | Pin functions description | 7 | | Table 5. | Absolute maximum ratings | 8 | | Table 6. | Power section | 9 | | Table 7. | Logic inputs (INA, INB, ENA, ENB) | 9 | | Table 8. | PWM | 9 | | Table 9. | Switching ( $V_{CC} = 13V$ , $R_{LOAD} = 1 \Omega$ ) | 10 | | Table 10. | Protection and diagnostic | 10 | | Table 11. | Current sense (9V < V <sub>CC</sub> < 16V) | 10 | | Table 12. | Truth table in normal operating conditions | | | Table 13. | Truth table in fault conditions (detected on OUTA) | | | Table 14. | Electrical transient requirements | | | Table 15. | Thermal calculation in clockwise and anti-clockwise operation in Steady-state mode | | | Table 16. | Thermal parameters | | | Table 17. | MultiPowerSO-30 mechanical data | | | Table 18. | Document revision history | 32 | List of figures VNH3ASP30-E # **List of figures** | Figure 1. | Block diagram | 5 | |------------|-------------------------------------------------------------------------------------|------| | Figure 2. | Configuration diagram (top view) | 6 | | Figure 3. | Current and voltage conventions | 8 | | Figure 4. | Definition of the delay times measurement | . 11 | | Figure 5. | Definition of the low-side switching times | . 12 | | Figure 6. | Definition of the high-side switching times | . 12 | | Figure 7. | Definition of dynamic cross conduction current during a PWM operation | . 13 | | Figure 8. | On state supply current | . 16 | | Figure 9. | Off state supply current | . 16 | | Figure 10. | High-level input current | . 16 | | Figure 11. | Input clamp voltage | . 16 | | Figure 12. | Input high-level voltage | . 16 | | Figure 13. | Input low-level voltage | . 16 | | Figure 14. | Input hysteresis voltage | . 17 | | Figure 15. | High-level enable pin current | . 17 | | Figure 16. | Delay time during change of operation mode | . 17 | | Figure 17. | Enable clamp voltage | . 17 | | Figure 18. | High-level enable voltage | . 17 | | Figure 19. | Low-level enable voltage | . 17 | | Figure 20. | PWM high-level voltage | . 18 | | Figure 21. | PWM low-level voltage | . 18 | | Figure 22. | PWM high-level current | . 18 | | Figure 23. | Overvoltage shutdown | . 18 | | Figure 24. | Undervoltage shutdown | . 18 | | Figure 25. | Current limitation | . 18 | | Figure 26. | On state high-side resistance vs Tcase | . 19 | | Figure 27. | On state low-side resistance vs Tcase | . 19 | | Figure 28. | On state high-side resistance vs VCC | . 19 | | Figure 29. | On state low-side resistance vs VCC | . 19 | | Figure 30. | Output voltage rise time | . 19 | | Figure 31. | Output voltage fall time | . 19 | | Figure 32. | Typical application circuit for DC to 20 kHz PWM operation short circuit protection | . 20 | | Figure 33. | Half-bridge configuration | . 21 | | Figure 34. | Multi-motors configuration | . 22 | | Figure 35. | Waveforms in full-bridge operation | . 23 | | Figure 36. | Waveforms in full-bridge operation (continued ) | . 24 | | Figure 37. | MultiPowerSO-30™ PC board | | | Figure 38. | Chipset configuration | . 25 | | Figure 39. | Auto and mutual RthJA vs PCB copper area in open box free air condition | . 25 | | Figure 40. | MultiPowerSO-30 HSD thermal impedance junction ambient single pulse | . 27 | | Figure 41. | MultiPowerSO-30 LSD thermal impedance junction ambient single pulse | . 27 | | Figure 42. | Thermal fitting model of an H-bridge in MultiPowerSO-30 | . 28 | | Figure 43. | MultiPowerSO-30 package outline | | | Figure 44. | MultiPowerSO-30 suggested pad layout | . 30 | | Figure 45. | MultiPowerSO-30 tube shipment (no suffix) | . 31 | | Figure 46. | MultiPowerSO-30 tape and reel shipment (suffix "TR") | . 31 | # 1 Block diagram and pin description Figure 1. Block diagram Table 2. Block description | Name | Description | |------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------| | Logic control | Allows the turn-on and the turn-off of the high-side and the low-side switches according to the truth table | | Overvoltage + undervoltage | Shuts down the device outside the range [5.5V16V] for the battery voltage | | High-side and low-<br>side clamp voltage | Protect the high-side and the low-side switches from the high voltage on the battery line in all configurations for the motor | | High-side and low-<br>side driver | Drives the gate of the concerned switch to allow a good R <sub>DS(on)</sub> for the leg of the bridge | | Linear current limiter | Limits the motor current by reducing the high-side switch gate source voltage when short-circuit to ground occurs | | Overtemperature protection | In case of short-circuit with the increase of the junction's temperature, shuts down the concerned high side to prevent its degradation and to protect the die | | Fault detection | Signals an abnormal behavior of the switches in the half-bridge A or B by pulling low the concerned $\mathrm{EN}_{\mathrm{X}}/\mathrm{DIAG}_{\mathrm{X}}$ pin | OUT<sub>A</sub> Nc [ □ Nc $OUT_A$ ] GND<sub>A</sub> V<sub>CC</sub>[ Heat Slug3 Nc [ $\mathsf{GND}_\mathsf{A}$ GNDA IN<sub>A</sub> OUTA EN<sub>A</sub>/DIAG<sub>A</sub> Nc [ ] Nc $V_{CC}$ PWM[ □ V<sub>CC</sub> Heat Slug1 CS ☐ Nc OUTB EN<sub>B</sub>/DIAG<sub>B</sub> IN<sub>B</sub> [ GNDB $\mathsf{OUT}_\mathsf{B}$ Nc [ ] GND<sub>B</sub> Heat Slug2 $V_{CC}$ $\square$ GND $_{\mathsf{B}}$ □Nc Nc [ OUT<sub>B</sub>[ 16 $\Box$ OUT<sub>B</sub> Figure 2. Configuration diagram (top view) Table 3. Pin definitions and functions | able 5. Fin definitions and functions | | | | | |---------------------------------------|------------------------------------|----------------------------------------------------------------|--|--| | Pin No. | Symbol | Function | | | | 1, 25, 30 | OUT <sub>A</sub> , Heat Slug3 | Source of high-side switch A / Drain of low-side switch A | | | | 2, 4, 7, 12, 14,<br>17, 22, 24, 29 | NC | Not connected | | | | 3, 13, 23 | V <sub>CC</sub> , Heat Slug1 | Drain of high-side switches and power supply voltage | | | | 5 | INA | Clockwise input | | | | 6 | EN <sub>A</sub> /DIAG <sub>A</sub> | Status of high-side and low-side switches A; open drain output | | | | 8 | PWM | PWM input | | | | 9 | CS | Output of current sense | | | | 10 | EN <sub>B</sub> /DIAG <sub>B</sub> | Status of high-side and low-side switches B; open drain output | | | | 11 | IN <sub>B</sub> | Counter clockwise input | | | | 15, 16, 21 | OUT <sub>B</sub> , Heat Slug2 | Source of high-side switch B / Drain of low-side switch B | | | | 26, 27, 28 | GND <sub>A</sub> | Source of low-side switch A <sup>(1)</sup> | | | | 18, 19, 20 | GND <sub>B</sub> | Source of low-side switch B <sup>(1)</sup> | | | <sup>1.</sup> $\mathsf{GND}_\mathsf{A}$ and $\mathsf{GND}_\mathsf{B}$ must be externally connected together. Table 4. Pin functions description | Name | Description | |----------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | V <sub>CC</sub> | Battery connection | | GND <sub>A</sub> , GND <sub>B</sub> | Power grounds; must always be externally connected together | | $OUT_A, OUT_B$ | Power connections to the motor | | IN <sub>A</sub> , IN <sub>B</sub> | Voltage controlled input pins with hysteresis, CMOS compatible: These two pins control the state of the bridge in normal operation according to the truth table (brake to $V_{CC}$ , brake to GND, clockwise and counterclockwise). | | PWM | Voltage controlled input pin with hysteresis, CMOS compatible: Gates of low-side FETs are modulated by the PWM signal during their ON phase allowing speed control of the motor. | | EN <sub>A</sub> /DIAG <sub>A</sub> ,<br>EN <sub>B</sub> /DIAG <sub>B</sub> | Open drain bidirectional logic pins. These pins must be connected to an external pull up resistor. When externally pulled low, they disable half-bridge A or B. In case of fault detection (thermal shutdown of a high-side FET or excessive ON state voltage drop across a low-side FET), these pins are pulled low by the device (see truth table in fault condition). | | cs | Analog current-sense output. This output sources a current proportional to the motor current. The information can be read back as an analog voltage across an external resistor. | #### **Electrical specifications** 2 Figure 3. **Current and voltage conventions** #### **Absolute maximum ratings** 2.1 **Absolute maximum ratings** Table 5. | Symbol | Parameter | Value | Unit | | |------------------|----------------------------------------------------------------------------------------------------------------------------------------------|-------------|----------------|--| | V <sub>CC</sub> | Supply voltage | +41 | V | | | I <sub>max</sub> | Maximum output current (continuous) | 30 | Α | | | I <sub>R</sub> | Reverse output current (continuous) | -30 | | | | I <sub>IN</sub> | Input current (IN <sub>A</sub> and IN <sub>B</sub> pins) | ±10 | | | | I <sub>EN</sub> | Enable input current (DIAG <sub>A</sub> /EN <sub>A</sub> and DIAG <sub>B</sub> /EN <sub>B</sub> pins) | ±10 | mA | | | I <sub>PW</sub> | PWM input current | ±10 | | | | V <sub>CS</sub> | Current-sense maximum voltage | -3/+15 | V | | | V <sub>ESD</sub> | Electrostatic discharge (R = 1.5kΩ, C = 100pF) – CS pin – logic pins – output pins: OUT <sub>A</sub> , OUT <sub>B</sub> , V <sub>CC</sub> | 2<br>4<br>5 | kV<br>kV<br>kV | | | TJ | Junction operating temperature Internally limited | | | | | T <sub>C</sub> | Case operating temperature | -40 to 150 | °C | | | T <sub>stg</sub> | Storage temperature | -55 to 150 | | | # 2.2 Electrical characteristics $V_{CC}$ = 9V up to 16 V; -40°C < $T_{J}$ < 150°C, unless otherwise specified. Table 6. Power section | Symbol | Parameter | Test conditions | Min | Тур | Max | Unit | |---------------------|----------------------------------------------------|-----------------------------------------------------------------------------------------------------------|-----|-----|----------|----------| | V <sub>CC</sub> | Operating supply voltage | | 5.5 | | 16 | V | | I <sub>S</sub> | Supply current | Off state:<br>$IN_A = IN_B = PWM = 0$ ; $T_J = 25^{\circ}C$ ; $V_{CC} = 13V$<br>$IN_A = IN_B = PWM = 0$ ; | | 12 | 30<br>60 | μΑ<br>μΑ | | | | On state:<br>IN <sub>A</sub> or IN <sub>B</sub> = 5V, no PWM | | | 10 | mA | | R <sub>ONHS</sub> | Static high-side resistance | $I_{OUT} = 12A; T_J = 25^{\circ}C$<br>$I_{OUT} = 12A; T_J = -40 \text{ to } 150^{\circ}C$ | | | 30<br>60 | mΩ | | R <sub>ONLS</sub> | Static low-side resistance | $I_{OUT} = 12A T_J = 25^{\circ}C$<br>$I_{OUT} = 12A; T_J = -40 \text{ to } 150^{\circ}C$ | | | 12<br>24 | mΩ | | V <sub>f</sub> | High-side<br>freewheeling diode<br>forward voltage | I <sub>f</sub> = 12A | | 0.8 | 1.1 | V | | | High-side off-state | $T_J = 25^{\circ}C; V_{OUTX} = EN_X = 0V; V_{CC} = 13V$ | | | 3 | | | I <sub>L(off)</sub> | output current (per channel) | $T_J = 125$ °C; $V_{OUTX} = EN_X = 0V$ ; $V_{CC} = 13V$ | | | 5 | μΑ | | I <sub>RM</sub> | Dynamic cross-<br>conduction current | I <sub>OUT</sub> = 12A (see <i>Figure 7</i> ) | | 1.7 | | Α | Table 7. Logic inputs (IN<sub>A</sub>, IN<sub>B</sub>, EN<sub>A</sub>, EN<sub>B</sub>) | Symbol | Parameter | Test conditions | Min | Тур | Max | Unit | |-------------------|---------------------------------|---------------------------------------------------------------------------------|------|------|------|------| | $V_{IL}$ | Input low-level voltage | | | | 1.25 | | | V <sub>IH</sub> | Input high-level voltage | Normal operation (DIAG <sub>X</sub> /EN <sub>X</sub> pin acts as an input pin) | 3.25 | | | | | V <sub>Ihys</sub> | Input hysteresis voltage | , , | 0.5 | | | V | | V | Input clamp voltage | I <sub>IN</sub> = 1mA | 5.5 | 6.3 | 7.5 | | | V <sub>ICL</sub> | | I <sub>IN</sub> = -1mA | -1.0 | -0.7 | -0.3 | | | I <sub>INL</sub> | Input low current | V <sub>IN</sub> = 1.25 V | 1 | | | | | I <sub>INH</sub> | Input high current | / <sub>IN</sub> = 3.25V | | | 10 | μA | | V <sub>DIAG</sub> | Enable output low-level voltage | Fault operation (DIAG $_X$ /EN $_X$ pin acts as an output pin); I $_{EN}$ = 1mA | | | 0.4 | V | Table 8. PWM | Symbol | Parameter | Test conditions | Min | Тур | Max | Unit | |--------------------|----------------------------|--------------------------|-----------------------|-----------------------|-----------------------|------| | $V_{PWL}$ | PWM low-level voltage | | | | 1.25 | V | | I <sub>PWL</sub> | PWM low-level pin current | V <sub>pw</sub> = 1.25 V | 1 | | | μA | | V <sub>PWH</sub> | PWM high-level voltage | | 3.25 | | | V | | I <sub>PWH</sub> | PWM high-level pin current | V <sub>pw</sub> = 3.25V | | | 10 | μA | | V <sub>PWhys</sub> | PWM hysteresis voltage | | 0.5 | | | | | V | PWM clamp voltage | I <sub>pw</sub> = 1mA | V <sub>CC</sub> + 0.3 | V <sub>CC</sub> + 0.7 | V <sub>CC</sub> + 1.0 | V | | V <sub>PWCL</sub> | T WW clamp voltage | $I_{pw} = -1mA$ | -6.0 | -4.5 | -3.0 | | | C <sub>INPW</sub> | PWM pin input capacitance | V <sub>IN</sub> = 2.5V | | | 25 | pF | Table 9. Switching ( $V_{CC}$ = 13V, $R_{LOAD}$ = 1 $\Omega$ ) | Symbol | Parameter | Test conditions | Min | Тур | Max | Unit | |---------------------|----------------------------------------------------|----------------------------------------------|-----|-----|------|------| | f <sub>PW</sub> | PWM frequency | | 0 | | 20 | kHz | | t <sub>d(on)</sub> | Turn-on delay time | Input rise time < 1µs (see <i>Figure 6</i> ) | | | 250 | | | t <sub>d(off)</sub> | Turn-off delay time | Input rise time < 1µs (see <i>Figure 6</i> ) | | | 250 | | | t <sub>r</sub> | Rise time | (see Figure 5) | | 1 | 1.6 | μs | | t <sub>f</sub> | Fall time | (see Figure 5) | | 1 | 2.4 | | | t <sub>DEL</sub> | Delay time during change of operating mode | (see Figure 4) | 300 | 600 | 1800 | | | t <sub>rr</sub> | High-side freewheeling diode reverse recovery time | (see Figure 7) | | 110 | | ns | Table 10. Protection and diagnostic | Symbol | Parameter | Test conditions | Min | Тур | Max | Unit | |------------------------|----------------------------------------------|-------------------------|-----|-----|-----|------| | V <sub>UV(sd)</sub> | Undervoltage shutdown | | | | 5.5 | | | V <sub>UV(reset)</sub> | Undervoltage reset | | | 4.7 | | V | | V <sub>OV(sd)</sub> | Overvoltage shutdown | | 16 | 19 | 22 | | | I <sub>LIM</sub> | High-side current limitation | | 30 | 50 | 70 | Α | | V <sub>CLP</sub> | Total clamp voltage (V <sub>CC</sub> to GND) | I <sub>OUT</sub> = 12A | 43 | 48 | 54 | V | | T <sub>th(sd)</sub> | Thermal shutdown temperature | V <sub>IN</sub> = 3.25V | 150 | 175 | 200 | | | T <sub>h(reset)</sub> | Thermal reset temperature | | 135 | | | °C | | T <sub>th(hys)</sub> | Thermal hysteresis | | 7 | 15 | | | 10/33 Table 11. Current sense (9V < V<sub>CC</sub> < 16V) | Symbol | Parameter | Test conditions | Min | Тур | Max | Unit | |------------------------------------------------|--------------------------------------|------------------------------------------------------------------------------------------|------|------|------|------| | K <sub>1</sub> | I <sub>OUT</sub> /I <sub>SENSE</sub> | $I_{OUT} = 30A; R_{SENSE} = 700\Omega;$<br>$T_{J} = -40 \text{ to } 150^{\circ}\text{C}$ | 4000 | 4700 | 5400 | | | K <sub>2</sub> | I <sub>OUT</sub> /I <sub>SENSE</sub> | $I_{OUT} = 8A; R_{SENSE} = 700\Omega;$<br>$T_{J} = -40 \text{ to } 150^{\circ}\text{C}$ | 3750 | 4700 | 5650 | | | dK <sub>1</sub> /K <sub>1</sub> <sup>(1)</sup> | Analog sense current drift | $I_{OUT} = 30A; R_{SENSE} = 700\Omega;$<br>$T_{J} = -40 \text{ to } 150^{\circ}\text{C}$ | -8 | | +8 | % | | $dK_2/K_2^{(1)}$ | Analog sense current drift | $I_{OUT} = 8A; R_{SENSE} = 700\Omega;$<br>$T_{J} = -40 \text{ to } 150^{\circ}\text{C}$ | -10 | | +10 | /0 | | I <sub>SENSEO</sub> | Analog sense leakage current | $I_{OUT} = 0A$ ; $V_{SENSE} = 0V$ ;<br>$T_{J} = -40$ to 150°C | 0 | | 70 | μA | <sup>1.</sup> Analog sense current drift is deviation of factor K for a given device over (-40°C to 150°C and $<sup>9</sup>V < V_{CC} < 16V)$ with respect to its value measured at $T_J = 25^{\circ}C,\,V_{CC} = 13V$ Figure 4. Definition of the delay times measurement V<sub>OUTA</sub> V<sub>OUTA</sub> 10% Figure 6. Definition of the high-side switching times Table 12. Truth table in normal operating conditions | INA | IN <sub>B</sub> | DIAG <sub>A</sub> /EN <sub>A</sub> | DIAG <sub>B</sub> /EN <sub>B</sub> | OUTA | OUTB | cs | Operating mode | | | |-----|-----------------|------------------------------------|------------------------------------|------|------|-----------|--------------------------|---|-------------------------| | 1 | 1 | | | Н | Н | High Imp. | Brake to V <sub>CC</sub> | | | | ' | 0 | 1 | 1 | '' | L | 1 1/4 | Clockwise (CW) | | | | 0 | 1 | 1 | | • | ' | | | Н | $I_{SENSE} = I_{OUT}/K$ | | | 0 | | | | L | High Imp. | Brake to GND | | | Table 13. Truth table in fault conditions (detected on OUT<sub>A</sub>) | INA | IN <sub>B</sub> | DIAG <sub>A</sub> /EN <sub>A</sub> | DIAG <sub>B</sub> /EN <sub>B</sub> | OUTA | OUTB | CS | | |-----|-----------------|------------------------------------|------------------------------------|------------|-----------|----------------------|--| | 1 | 1 | | | | Н | High Imp. | | | ' | 0 | | 1 | | L | Tilgitiliip. | | | 0 | 1 | | l | | Н | I <sub>OUTB</sub> /K | | | | 0 | 0 | | OPEN | L | High Imp. | | | | Х | | 0 | | OPEN | Tilgitiliip. | | | Х | 1 | | 1 | | Н | I <sub>OUTB</sub> /K | | | | 0 | | l | | L | High Imp. | | | Fau | | | ormation | Protection | on Action | | | Note: Notice that saturation detection on the low side power MOSFET is possible only if the impedance of the short-circuit from the output to the battery is less than $100m\Omega$ when the device is supplied with a battery voltage of 13.5V. Table 14. Electrical transient requirements | ISO T/R - 7637/1<br>Test Pulse | Test Level | Test Level II | Test Level<br>III | Test Level<br>IV | Test Levels Delays and Impedance | |--------------------------------|------------|---------------|-------------------|------------------|----------------------------------| | 1 | -25V | -50V | -75V | -100V | 2ms, $10\Omega$ | | 2 | +25V | +50V | +75V | +100V | $0.2 ms, 10 \Omega$ | | 3a | -25V | -50V | -100V | -150V | 0.1μs, 50Ω | | 3b | +25V | +50V | +75V | +100V | υ. τμς, 5022 | | 4 | -4V | -5V | -6V | -7V | 100ms, 0.01Ω | | 5 | +26.5V | +46.5V | +66.5V | +86.5V | 400ms, 2Ω | | ISO T/R - 7637/1<br>Test Pulse | Test Levels<br>Result I | Test Levels<br>Result II | Test Levels<br>Result III | Test Levels<br>Result IV | |--------------------------------|-------------------------|--------------------------|---------------------------|--------------------------| | 1 | | | | | | 2 | | | | | | 3a | С | С | С | С | | 3b | C | | | | | 4 | | | | | | 5 <sup>(1)</sup> | | E | Е | Е | <sup>1.</sup> For load dump exceeding the above value a centralized suppressor must be adopted. | Class | Contents | |-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | С | All functions of the device performed as designed after exposure to disturbance. | | Е | One or more functions of the device did not perform as designed after exposure to disturbance and cannot be returned to proper operation without replacing the device. | ### 2.3 Electrical characteristics curves Figure 8. On state supply current Figure 9. Off state supply current Figure 10. High-level input current Figure 11. Input clamp voltage Figure 12. Input high-level voltage Figure 13. Input low-level voltage 577 16/33 Figure 14. Input hysteresis voltage V<sub>IHYST</sub> (V) 2.0 1.8 V<sub>CC</sub> = 9V...16V 1.6 1.4 1.2 1.0 0.8 0.6 0.4 0.2 0.0 50 75 100 125 150 175 T<sub>c</sub> (°C) Figure 15. High-level enable pin current Figure 16. Delay time during change of operation mode Figure 17. Enable clamp voltage Figure 18. High-level enable voltage Figure 19. Low-level enable voltage Figure 20. PWM high-level voltage V<sub>PWH</sub> (V) 4.0 3.8 V<sub>CC</sub> = 9V...16V 3.6 3.4 3.2 3.0 2.8 2.6 2.4 2.2 2.0 50 75 100 125 150 175 -50 -25 0 25 T<sub>c</sub> (°C) Figure 21. PWM low-level voltage Figure 22. PWM high-level current Figure 23. Overvoltage shutdown Figure 24. Undervoltage shutdown Figure 25. Current limitation Figure 26. On state high-side resistance vs $T_{\rm case}$ Figure 27. On state low-side resistance vs $T_{\rm case}$ Figure 28. On state high-side resistance vs $V_{CC}$ Figure 29. On state low-side resistance vs $V_{\text{CC}}$ Figure 30. Output voltage rise time Figure 31. Output voltage fall time # 3 Application information In normal operating conditions the $DIAG_X/EN_X$ pin is considered as an input pin by the device. This pin must be externally pulled high. PWM pin usage: In all cases, a "0" on the PWM pin will turn off both $LS_A$ and $LS_B$ switches. When PWM rises back to "1", $LS_A$ or $LS_B$ turn on again depending on the input pin state. Figure 32. Typical application circuit for DC to 20 kHz PWM operation short circuit protection Note: The value of the blocking capacitor (C) depends on the application conditions and defines voltage and current ripple onto supply line at PWM operation. Stored energy of the motor inductance may fly back into the blocking capacitor, if the bridge driver goes into tristate. This causes a hazardous overvoltage if the capacitor is not big enough. As basic orientation, 500µF per 10A load current is recommended. In case of a fault condition the DIAG<sub>X</sub>/EN<sub>X</sub> pin is considered as an output pin by the device. The fault conditions are: overtemperature on one or both high sides short to battery condition on the output (saturation detection on the low-side power MOSFET) Possible origins of fault conditions may be: $OUT_A$ is shorted to ground $\rightarrow$ overtemperature detection on high side A $\mathsf{OUT}_\mathsf{A}$ is shorted to $\mathsf{V}_\mathsf{CC} o \mathsf{low}\text{-side}$ power MOSFET saturation detection When a fault condition is detected, the user can know which power element is in fault by monitoring the IN<sub>A</sub>, IN<sub>B</sub>, DIAG<sub>A</sub>/EN<sub>A</sub> and DIAG<sub>B</sub>/EN<sub>B</sub> pins. In any case, when a fault is detected, the faulty leg of the bridge is latched off. To turn on the respective output $(OUT_X)$ again, the input signal must rise from low to high level. ### 3.1 Reverse battery protection Three possible solutions can be considered: a Schottky diode D connected to V<sub>CC</sub> pin an N-channel MOSFET connected to the GND pin (see Figure 32: Typical application circuit for DC to 20 kHz PWM operation short circuit protection on page 20) a P-channel MOSFET connected to the V<sub>CC</sub> pin The device sustains no more than -30A in reverse battery conditions because of the two body diodes of the power MOSFETs. Additionally, in reverse battery condition the I/Os of are pulled down to the $V_{CC}$ line (approximately -1.5V). A series resistor must be inserted to limit the current sunk from the microcontroller I/Os. If $I_{Rmax}$ is the maximum target reverse current through $\mu C$ I/Os, the series resistor is: $$R = \frac{V_{IOs} - V_{CC}}{I_{Rmax}}$$ Figure 33. Half-bridge configuration Note: The VNH3ASP30-E can be used as a high power half-bridge driver achieving an On resistance per leg of 21 $m\Omega$ . Figure 34. Multi-motors configuration Note: The VNH3ASP30-E can easily be designed in multi-motors driving applications such as seat positioning systems where only one motor must be driven at a time. $DIAG_X/EN_X$ pins allow to put unused half-bridges in high impedance. Figure 35. Waveforms in full-bridge operation Figure 36. Waveforms in full-bridge operation (continued) # 4 Package and PCB thermal data #### 4.1 MultiPowerSO-30 thermal data Figure 37. MultiPowerSO-30™ PC board Note: Layout condition of Rth and Zth measurements (PCB FR4 area= 58mm x 58mm, PCB thickness=2mm, Cu thickness=35µm, Copper areas: from minimum pad lay-out to 16cm2). Figure 38. Chipset configuration Figure 39. Auto and mutual $R_{thJA}$ vs PCB copper area in open box free air condition # 4.1.1 Thermal calculation in clockwise and anti-clockwise operation in Steady-state mode Table 15. Thermal calculation in clockwise and anti-clockwise operation in Steadystate mode | HSA | HS <sub>B</sub> | LS <sub>A</sub> | LS <sub>B</sub> | T <sub>JHSAB</sub> | T <sub>JLSA</sub> | T <sub>JLSB</sub> | |-----|-----------------|-----------------|-----------------|-----------------------------------------------------------------|---------------------------------------------------------------|----------------------------------------------------------------------| | ON | OF | F | ON | $P_{dHSA} \times R_{thHS} + P_{dLSB} \times R_{thHSLS} + T_{A}$ | $P_{dHSA}$ x $R_{thHSLS}$ + $P_{dLSB}$ x $R_{thLSLS}$ + $T_A$ | $P_{dHSA} \times R_{thHSLS} + P_{dLSB} \times R_{thLS} + T_A$ | | OFF | O | N | OFF | $P_{dHSB} \times R_{thHS} + P_{dLSA} \times R_{thHSLS} + T_{A}$ | $P_{dHSB}$ x $R_{thHSLS}$ + $P_{dLSA}$ x $R_{thLS}$ + $T_A$ | $P_{dHSB} \times R_{thHSLS} + P_{dLSA}$<br>$\times R_{thLSLS} + T_A$ | # 4.1.2 Thermal resistances definition (values according to the PCB heatsink area) $R_{thHS} = R_{thHSA} = R_{thHSB} = High-Side Chip Thermal Resistance Junction to Ambient (HS<sub>A</sub> or HS<sub>B</sub> in ON state)$ $R_{thLS} = R_{thLSA} = R_{thLSB} = Low-Side Chip Thermal Resistance Junction to Ambient$ $R_{thHSLS} = R_{thHSALSB} = R_{thHSBLSA} = Mutual Thermal Resistance Junction to Ambient between High-Side and Low-Side Chips$ $R_{thLSLS} = R_{thLSALSB}$ = Mutual Thermal Resistance Junction to Ambient between Low-Side Chips ## 4.1.3 Thermal calculation in Transient mode<sup>(a)</sup> $T_{JHSAB} = Z_{thHS} \times P_{dHSAB} + Z_{thHSLS} \times (P_{dLSA} + P_{dLSB}) + T_{A}$ $T_{JLSA} = Z_{thHSLS} \times P_{dHSAB} + Z_{thLS} \times P_{dLSA} + Z_{thLSLS} \times P_{dLSB} + T_{A}$ $\textbf{T_{JLSB}} = Z_{thHSLS} \times P_{dHSAB} + Z_{thLSLS} \times P_{dLSA} + Z_{thLS} \times P_{dLSB} + T_{A}$ # 4.1.4 Single pulse thermal impedance definition (values according to the PCB heatsink area) **Z**<sub>thHS</sub> = High-Side Chip Thermal Impedance Junction to Ambient $Z_{thLS} = Z_{thLSA} = Z_{thLSB} = Low-Side Chip Thermal Impedance Junction to Ambient$ $Z_{thHSLS} = Z_{thHSABLSA} = Z_{thHSABLSB} = Mutual Thermal Impedance Junction to Ambient between High-Side and Low-Side Chips$ $Z_{thLSLS} = Z_{thLSALSB} = Mutual Thermal Impedance Junction to Ambient between Low-Side Chips$ a. Calculation is valid in any dynamic operating condition. P<sub>d</sub> values set by user. #### **Equation 1: pulse calculation formula** $$\begin{aligned} \textbf{Z}_{\textbf{TH}\pmb{\delta}} &= & R_{TH} \cdot \delta + Z_{THtp} (1 - \delta) \\ & \text{where } & \delta &= & t_p / T \end{aligned}$$ Figure 40. MultiPowerSO-30 HSD thermal impedance junction ambient single pulse Figure 41. MultiPowerSO-30 LSD thermal impedance junction ambient single pulse Figure 42. Thermal fitting model of an H-bridge in MultiPowerSO-30 Table 16. Thermal parameters<sup>(1)</sup> | Area/island (cm <sup>2</sup> ) | Footprint | 4 | 8 | 16 | |--------------------------------|-----------|------|------|------| | R1 = R7 (°C/W) | 0.05 | | | | | R2 = R8 (°C/W) | 0.3 | | | | | R3 (°C/W) | 0.5 | | | | | R4 (°C/W) | 1.3 | | | | | R5 (°C/W) | 14 | | | | | R6 (°C/W) | 44.7 | 39.1 | 31.6 | 23.7 | | R9 = R15 (°C/W) | 0.11 | | | | | R10 = R16 (°C/W) | 0.21 | | | | | R11 = R17 (°C/W) | 0.42 | | | | | R12 = R18 (°C/W) | 1.5 | | | | | R13 = R19 (°C/W) | 20 | | | | | R14 = R20 (°C/W) | 46.9 | 36.1 | 30.4 | 20.8 | | R21 = R22 = R23 (°C/W) | 115 | | | | | C1 = C7 (W.s/°C) | 0.005 | | | | | C2 = C8 (W.s/°C) | 0.008 | | | | | C3 | 0.01 | | | | | C4 = C13 = C19 (W.s/°C) | 0.3 | | | | | C5 (W.s/°C) | 0.6 | | | | | C6 (W.s/°C) | 5 | 7 | 9 | 11 | | C9 = C15 (W.s/°C) | 0.0016 | | | | | C10 = C16 (W.s/°C) | 0.0032 | | | | | C11 = C17 (W.s/°C) | 0.0053 | | | | | C12 = C18 (W.s/°C) | 0.075 | | | | | C14 = C20 (W.s/°C) | 2.5 | 3.5 | 4.5 | 5.5 | <sup>1.</sup> The blank space means that the value is the same as the previous one. # 5 Package and packing information ### 5.1 ECOPACK® packages In order to meet environmental requirements, ST offers these devices in ECOPACK® packages. These packages have a Lead-free second-level interconnect. The category of Second-Level Interconnect is marked on the package and on the inner box label, in compliance with JEDEC Standard JESD97. The maximum ratings related to soldering conditions are also marked on the inner box label. ECOPACK is an ST trademark. ECOPACK specifications are available at: www.st.com. ## 5.2 MultiPowerSO-30 package mechanical data Figure 43. MultiPowerSO-30 package outline Table 17. MultiPowerSO-30 mechanical data | Symbol | Millimeters | | | | | | |--------|-------------|------|-------|--|--|--| | Symbol | Min | Тур | Max | | | | | А | | | 2.35 | | | | | A2 | 1.85 | | 2.25 | | | | | A3 | 0 | | 0.1 | | | | | В | 0.42 | | 0.58 | | | | | С | 0.23 | | 0.32 | | | | | D | 17.1 | 17.2 | 17.3 | | | | | Е | 18.85 | | 19.15 | | | | 29/33 Table 17. MultiPowerSO-30 mechanical data (continued) | Complete | Millimeters | | | | | | |----------|-------------|-----|--------|--|--|--| | Symbol | Min | Тур | Max | | | | | E1 | 15.9 | 16 | 16.1 | | | | | е | | 1 | | | | | | F1 | 5.55 | | 6.05 | | | | | F2 | 4.6 | | 5.1 | | | | | F3 | 9.6 | | 10.1 | | | | | L | 0.8 | | 1.15 | | | | | N | | | 10 deg | | | | | S | 0 deg | | 7 deg | | | | Figure 44. MultiPowerSO-30 suggested pad layout ## 5.3 Packing information Note: The devices can be packed in tube or tape and reel shipments (see the Device summary on page 1 for packaging quantities). Figure 45. MultiPowerSO-30 tube shipment (no suffix) Figure 46. MultiPowerSO-30 tape and reel shipment (suffix "TR") Revision history VNH3ASP30-E # 6 Revision history Table 18. Document revision history | Date | Revision | Description of changes | |-------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Sep-2004 | 1 | First issue | | Dec-2005 | 2 | Resistance per leg modification Figure 33: Half-bridge configuration on page 21 | | 23-Feb-2007 | 3 | Document converted into new ST template. Changed Features on page 1 to add ECOPACK® package Removed Table 7. Thermal Data from page 4 Table 6: Power section on page 9: Changed test conditions and max values for supply current in Off state and On state Table 7: Logic inputs (INA, INB, ENA, ENB) on page 9: Modified parameter descriptions for I <sub>INL</sub> and I <sub>INH</sub> Table 8: PWM on page 10: Modified parameter descriptions for I <sub>PWL</sub> and I <sub>PWH</sub> Table 10: Protection and diagnostic on page 10: Modified all symbols except I <sub>LIM</sub> and V <sub>CLP</sub> Table 11 on page 11: Changed test conditions for K <sub>2</sub> analog sense current drift Section Table 13.: Truth table in fault conditions (detected on OUTA) on page 14: Changed first of two fault conditions Figure 6: Definition of the high-side switching times on page 13: Added vertical limitation line to left side of t <sub>D(off)</sub> arrow Figure 36: Waveforms in full-bridge operation (continued) on page 24: Added dotted vertical limitation lines Added Section 2.3: Electrical characteristics curves on page 16 Added Section 4: Package and PCB thermal data on page 25 Added Section 5: Package and packing information on page 29 Updated disclaimer on last page | | 01-Jun-2007 | 4 | Document reformatted. Table 6: Power section on page 9: changed test conditions and max values for supply current in Off state | | 06-Feb-2008 | 5 | Corrected Heat Slug numbers in <i>Table 3: Pin definitions and functions</i> . | | 23-Sep-2013 | 6 | Updated Disclaimer. | #### Please Read Carefully: Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice. All ST products are sold pursuant to ST's terms and conditions of sale. Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein. UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. ST PRODUCTS ARE NOT DESIGNED OR AUTHORIZED FOR USE IN: (A) SAFETY CRITICAL APPLICATIONS SUCH AS LIFE SUPPORTING, ACTIVE IMPLANTED DEVICES OR SYSTEMS WITH PRODUCT FUNCTIONAL SAFETY REQUIREMENTS; (B) AERONAUTIC APPLICATIONS; (C) AUTOMOTIVE APPLICATIONS OR ENVIRONMENTS, AND/OR (D) AEROSPACE APPLICATIONS OR ENVIRONMENTS. WHERE ST PRODUCTS ARE NOT DESIGNED FOR SUCH USE, THE PURCHASER SHALL USE PRODUCTS AT PURCHASER'S SOLE RISK, EVEN IF ST HAS BEEN INFORMED IN WRITING OF SUCH USAGE, UNLESS A PRODUCT IS EXPRESSLY DESIGNATED BY ST AS BEING INTENDED FOR "AUTOMOTIVE, AUTOMOTIVE SAFETY OR MEDICAL" INDUSTRY DOMAINS ACCORDING TO ST PRODUCT DESIGN SPECIFICATIONS. PRODUCTS FORMALLY ESCC, QML OR JAN QUALIFIED ARE DEEMED SUITABLE FOR USE IN AEROSPACE BY THE CORRESPONDING GOVERNMENTAL AGENCY. Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST. ST and the ST logo are trademarks or registered trademarks of ST in various countries. Information in this document supersedes and replaces all information previously supplied. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners. © 2013 STMicroelectronics - All rights reserved STMicroelectronics group of companies Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America www.st.com