

### 4 A dual low-side MOSFET driver

Datasheet - production data



### **Features**

- Dual independent low-side MOSFET driver with 4 A sink and source capability
- Independent enable for each driver
- Driver output parallelability to support higher driving capability
- · Matched propagation delays
- CMOS/TTL-compatible input levels
- Wide input supply voltage range: 5 V to 18 V
- Embedded drivers with anti cross-conduction protection
- · Low bias switching current
- · Short propagation delays
- Wide operative temperature range: -40 °C to 105 °C
- Industry standard SO8 package and MSOP8 with exposed pad

## **Applications**

- SMPS
- DC/DC converters
- Motor controllers
- Line drivers
- Class-D switching amplifiers

### **Description**

The PM8834 is a flexible, high-frequency dual low-side driver specifically designed to work with high capacitive MOSFETs and IGBTs.

Both PM8834 outputs can sink and source 4 A independently. A higher driving current can be obtained by connecting the two PWM outputs in parallel.

The PM8834 provides two enable pins which can be used to enable the operation of one or both of the output lines.

The PM8834 works with a CMOS/TTL-compatible PWM signal.

The device is available in an SO8 package or an MSOP8 with exposed pad.

**Table 1. Device summary** 

| Order code | Temp range      | Package      | Packing       |
|------------|-----------------|--------------|---------------|
| PM8834     |                 | SO8          | Tube          |
| PM8834TR   | -40 °C - 105 °C | 306          | Tape and reel |
| PM8834M    |                 | MSOP 8L-EP   | Tube          |
| PM8834MTR  |                 | IVIOUF OL-EF | Tape and reel |

Contents PM8834

# **Contents**

| 1 | Block  | k diagram                       | 4  |
|---|--------|---------------------------------|----|
| 2 | Pin de | escription and connections      | 5  |
| ; | 2.1    | Pin description                 | 5  |
| : | 2.2    | Thermal data                    | 6  |
| 3 | Electr | rical specifications            | 7  |
| ; | 3.1    | Absolute maximum ratings        | 7  |
| ; | 3.2    | Electrical characteristics      | 7  |
| 4 | Device | ce description and operation    | 9  |
|   | 4.1    | Input stage                     | 9  |
|   |        | 4.1.1 PWM inputs                | 9  |
|   |        | 4.1.2 Enable pins               | 10 |
| • | 4.2    | Output stage                    | 10 |
|   | 4.3    | Parallel output operation       | 11 |
| • | 4.4    | Gate driver voltage flexibility | 11 |
| 5 | Desig  | gn guidelines                   | 12 |
| ; | 5.1    | Output series resistance        | 12 |
| ! | 5.2    | Power dissipation               | 12 |
| ! | 5.3    | Layout guidelines               | 14 |
| 6 | Packa  | age mechanical data             | 16 |
| 7 | Revisi | sion history                    | 19 |



PM8834 List of figures

# List of figures

| Figure 1.  | Block diagram                                                                  | 4  |
|------------|--------------------------------------------------------------------------------|----|
| Figure 2.  | Pin connections (top view)                                                     | 5  |
| Figure 3.  | Timing diagram                                                                 | 10 |
| Figure 4.  | Single high-current (up to 8 A) low-side driver configuration                  | 11 |
| Figure 5.  | Output series resistance                                                       | 12 |
| Figure 6.  | Equivalent circuit for MOSFET driver                                           | 14 |
| Figure 7.  | Power dissipation for capacitive load of 10 nF                                 | 14 |
| Figure 8.  | Power dissipation for capacitive load of 10 nF with 4.7 $\Omega$ gate resistor | 14 |
| Figure 9.  | Driver turn-on and turn-off paths                                              | 15 |
| Figure 10. | Example of placement of external components - SO8 package                      | 15 |
| Figure 11. | Example of placement of external components - MSOP8 package                    | 15 |
| Figure 12. | SO-8 drawing                                                                   | 16 |
| Figure 13  | MSOP-8 package dimensions                                                      | 18 |



Block diagram PM8834

### **Block diagram** 1

**PM8834** ENABLE\_1 Switching Management Logic OUT\_1 PWM\_1 GND VCC UVLO ENABLE\_2 Switching Management Logic OUT\_2 PWM\_2

Figure 1. Block diagram

AM13644V1

# 2 Pin description and connections

Figure 2. Pin connections (top view)



# 2.1 Pin description

Table 2. Pin description

| Pin#    | Name     | Function                                                                                                                                                                                                                                                                                        |
|---------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | ENABLE_1 | Enable input for Driver 1. Pull low to disable Driver 1 (OUT1 will be low, PWM1 will be ignored). Even though internally pulled up to VCC with a typ. 100 k $\Omega$ resistor, it is recommended to pull high up to VCC to enable the section. The pin features TTL/CMOS-compatible thresholds. |
| 2       | PWM_1    | PWM input signal for Driver 1 featuring TTL/CMOS-compatible threshold and hysteresis. It is internally pulled down to GND with a 10 $\mu$ A current generator.                                                                                                                                  |
| 3       | GND      | All internal references, logic and drivers are referenced to this pin. Connect to the PCB ground plane.                                                                                                                                                                                         |
| 4       | PWM_2    | PWM input signal for Driver 2 featuring TTL/CMOS-compatible threshold and hysteresis. It is internally pulled down to GND with a 10 mA current generator.                                                                                                                                       |
| 5       | OUT_2    | Driver 2 output. The output stage is capable of providing up to 4 A drive current to the gate of a power MOSFET. IGBTs are supported as well. A low ohmic value series resistor can be useful to reduce dissipated power.                                                                       |
| 6       | VCC      | PM8834 supply voltage. Bypass with low-ESR MLCC capacitor to GND.                                                                                                                                                                                                                               |
| 7       | OUT_1    | Driver 1 output. The output stage is capable of providing up to 4 A drive current to the gate of a power MOSFET. IGBTs are supported as well. A low ohmic value series resistor can be useful to reduce dissipated power.                                                                       |
| 8       | ENABLE_2 | Enable input for Driver 2. Pull low to disable Driver 2 (OUT2 will be low, PWM2 will be ignored). Even though internally pulled up to VCC with a typ. 100 k $\Omega$ resistor it is recommended to pull high up to VCC to enable the section.The pin features TTL/CMOS compatible thresholds.   |
| PM8834M | only     |                                                                                                                                                                                                                                                                                                 |
|         | EXP PAD  | The thermal pad connects the silicon substrate and makes good thermal contact with the PCB. Use multiple vias to connect it to the GND plane.                                                                                                                                                   |

## 2.2 Thermal data

Table 3. Thermal data

| Symbol            | Parameter                                                                                 | Value      | Unit  |
|-------------------|-------------------------------------------------------------------------------------------|------------|-------|
| T <sub>MAX</sub>  | Maximum junction temperature                                                              | 150        | °C    |
| T <sub>STG</sub>  | Storage temperature range                                                                 | -40 to 150 | °C    |
| TJ                | Junction temperature range                                                                | -40 to 150 | °C    |
| T <sub>A</sub>    | Operating ambient temperature range                                                       | -40 to 105 | °C    |
| S08               |                                                                                           |            | •     |
| R <sub>THJA</sub> | Thermal resistance junction-to-ambient (device soldered on 2s2p PC board - 67 mm x 67 mm) | 85         | °C/W  |
| R <sub>THJC</sub> | Thermal resistance junction-to-case                                                       | 40         | °C/W  |
| P <sub>TOT</sub>  | Maximum power dissipation at 70 °C (device soldered on 2s2p PC board - 67 mm x 67 mm)     | 0.65       | W     |
| DF                | Derating factor above 70 °C                                                               | 12         | mW/°C |
| MSOP8             |                                                                                           |            |       |
| R <sub>THJA</sub> | Thermal resistance junction-to-ambient (device soldered on 2s2p PC board - 67 mm x 67 mm) | 50         | °C/W  |
| R <sub>THJC</sub> | Thermal resistance junction-to-case                                                       | 10         | °C/W  |
| P <sub>TOT</sub>  | Maximum power dissipation at 70 °C (device soldered on 2s2p PC board - 67 mm x 67 mm)     | 1.1        | W     |
| DF                | Derating factor above 70 °C                                                               | 20         | mW/°C |

Note: Maximum power dissipation and derating factor are estimated assuming 125 °C as maximum operating junction temperature.



# 3 Electrical specifications

# 3.1 Absolute maximum ratings

Table 4. Absolute maximum ratings

| Symbol            | Parameter                        | Value      | Unit |
|-------------------|----------------------------------|------------|------|
| All pins          | to GND                           | -0.3 to 19 | V    |
| I <sub>OUTx</sub> | DC output current                | 500        | mA   |
| V <sub>HBM</sub>  | ESD capability, human body model | 2          | kV   |

### 3.2 Electrical characteristics

**Table 5. Electrical characteristics** ( $V_{CC} = 5 \text{ V to } 18 \text{ V}, \text{ Tj} = -40 ^{\circ}\text{C} \text{ to } 105 ^{\circ}\text{C} \text{ unless otherwise specified}$ 

| Symbol              | Parameter                    | Test conditions                                           | Min. | Тур. | Max. | Unit |
|---------------------|------------------------------|-----------------------------------------------------------|------|------|------|------|
| Supply curr         | ent and power-on             |                                                           |      | •    | •    |      |
| I <sub>CC</sub>     | VCC supply current           | OUT_1, OUT_2 = OPEN<br>VCC = 10 V; T <sub>J</sub> = 25 °C |      | 3.5  |      | mA   |
| 11/10               | VCC turn-ON                  | VCC rising                                                |      | 4.4  | 4.6  | V    |
| UVLO <sub>VCC</sub> | VCC turn-OFF                 | VCC falling                                               | 3.6  | 3.8  |      | V    |
| Input thresh        | old                          |                                                           |      |      |      |      |
| PWM_x,              | Input high - V <sub>IH</sub> | Rising threshold                                          |      | 2.2  | 2.5  | V    |
| ENABLE_x            | Input low - V <sub>IL</sub>  | Falling threshold                                         | 0.8  | 1.1  |      | V    |
| Drivers (OU         | T_1, OUT_2)                  |                                                           |      |      |      |      |
| _                   | Cauras resistence            | VCC = 10 V; IOUT = 100 mA;<br>TJ = 25 °C                  |      | 1    | 1.3  | Ω    |
| R <sub>DSON_H</sub> | Source resistance            | VCC = 10 V; IOUT = 100 mA; full temp. range               |      |      | 1.5  | Ω    |
| I <sub>SOURCE</sub> | Source current (2)           | VCC = 10 V;<br>C <sub>OUT</sub> to GND = 10 nF            |      | 4    |      | А    |
| I <sub>SINK</sub>   | Sink current (2)             | VCC = 10 V;<br>C <sub>OUT</sub> to GND = 10 nF            |      | 5    |      | Α    |
| R <sub>DSON_L</sub> | 6: 1                         | VCC = 10 V;<br>IOUT = 100 mA; T <sub>J</sub> = 25 °C      |      | 0.7  | 1    | Ω    |
|                     | Sink resistance              | VCC = 10 V; IOUT = 100 mA;<br>full temp. range            |      |      | 1.3  | Ω    |
|                     | Max OUT_x in OFF state       | VCC rising with slope > 2 V/ms                            |      |      | 1.5  | V    |



**Table 5. Electrical characteristics (continued)**( $V_{CC} = 5 \text{ V}$  to 18 V, Tj = -40 °C to 105 °C unless otherwise specified <sup>(1)</sup>).

| Symbol            | Parameter                           | Test conditions                              |    | Тур. | Max. | Unit |
|-------------------|-------------------------------------|----------------------------------------------|----|------|------|------|
| Switching t       | ime (PWM_1,PWM_2)                   |                                              |    |      |      |      |
| 4                 | Rise time                           | VCC = 10 V; C <sub>OUT</sub> to GND = 2.5 nF |    | 10   | 20   | ns   |
| t <sub>R</sub>    | Rise time                           | VCC = 10 V; C <sub>OUT</sub> to GND = 14 nF  |    | 45   | 75   | ns   |
| 4                 | Fall time                           | VCC = 10 V; C <sub>OUT</sub> to GND = 2.5 nF |    | 10   | 20   | ns   |
| t <sub>F</sub>    | raii iiiile                         | VCC = 10 V; C <sub>OUT</sub> to GND = 14 nF  |    | 35   | 75   | ns   |
| Propagation       | n delay                             |                                              |    |      |      |      |
| t <sub>D_LH</sub> | Delay - low to high                 | C <sub>OUT</sub> to GND = 2.5 nF             | 15 | 25   | 35   | ns   |
| t <sub>D_HL</sub> | Delay - high to low                 | C <sub>OUT</sub> to GND = 2.5 nF             | 20 | 30   | 40   | ns   |
|                   | Matching between propagation delays |                                              | -5 |      | 5    | ns   |

<sup>1.</sup> Limits guaranteed by design and statistical analysis, not production tested. Production test is done at T = 25 °C.



<sup>2.</sup> Parameter guaranteed by designed, not fully tested in production

## 4 Device description and operation

The PM8834 is a dual low-side driver suitable for charging and discharging large capacitive loads like MOSFETs or IGBTs used in power supplies and DC/DC modules. The PM8834 can sink and source 4 A on both low-side driver branches but a higher driving current can be obtained by paralleling its outputs.

Even though this device has been designed to function with loads requiring high peak current and fast switching time, the ultimate driving capability depends on the power dissipation in the device which must be kept below the power dissipation capability of the package. This aspect will be discussed in *Section 5.2*.

For enhanced control of operations the PM8834 has been designed with dual independent active-high enable pins (ENABLE\_1 and ENABLE\_2). Connecting these pins to the GND pin will disable the corresponding low-side driver.

The PM8834 uses the VCC pin for supply and the GND pin for return.

The dual low-side driver has been designed to work with supply voltage in the range of 5 to 18 V.

For VCC voltages greater than the UVLO threshold (UVLO<sub>VCC</sub>), the PWM input keeps the control of the driver operations, provided that the corresponding enable pin is active. Both PWM\_1 and PWM\_2 are internally pulled down so, if left floating, the corresponding output pins are discharged.

The PM8834, during VCC startup, keeps both low-side MOSFETs in an OFF state until the UVLO threshold is reached.

The input pins (PWM\_1, PWM\_2, ENABLE\_1 and ENABLE\_2) are CMOS/TTL-compatible and can also operate with voltages up to VCC.

The voltage level of the input pins is not allowed to be higher than VCC under any operating condition.

## 4.1 Input stage

### 4.1.1 PWM inputs

The inputs of the PM8834 dual low-side driver are compatible to CMOS/TTL levels with the capability to be pulled up to VCC.

The relationship between the input pins (PWM\_1, PWM\_2) and the corresponding PWM output pins (OUT\_1, OUT\_2) is depicted in *Figure 3*. In the worst case, input levels above 2.5 V are recognized as high voltage and values below 0.8 V are recognized as low logic values. Propagation delays for high-low ( $t_{D_-HL}$ ) and low-high ( $t_{D_-LH}$ ) and rise ( $t_R$ ) and fall ( $t_R$ ) times have been designed to ensure operation in a fast-switching environment.

Matched propagation delay in the two branches of the PM8834 ensures symmetry in operation and allows parallel output functionality.

Each PWM input features a 10  $\mu$ A pull-down to turn off (default state) the external MOSFET / IGBT.





Figure 3. Timing diagram

#### 4.1.2 **Enable pins**

The PM8834 features two independent enable signals, ENABLE\_1 and ENABLE\_2, to control the operation of each low-side driver. Both enable pins are internally pulled up to VCC with a typ. 100 k $\Omega$  resistance and are active high. In applications where ENABLE 1 and ENABLE 2 are not in use, it is strongly recommended to connect these pins to VCC directly or with a pull-up resistor. ENABLE\_1 and ENABLE\_2 are compatible to CMOS/TTL levels and can be directly pulled up to VCC. By default, because of the internal pull-up, both drivers are enabled. It is possible to disable one or both low-side drivers, connecting the corresponding enable signal to GND. The enable pins cannot be used as input driving pins, but only as driver control pins; they are not designed and tested in terms of matched propagation delay time and maximum operating frequency.

#### 4.2 Output stage

The output stage of the PM8834 makes use of ST's proprietary lateral DMOS. Both N-DMOS and P-DMOS have been sized to exhibit high driving peak current as well as low ONresistance. Typical peak current is 4 A while output resistances are 1  $\Omega$  and 0.7  $\Omega$  for P-DMOS and N-DMOS resistance respectively. The device features adaptive anti crossconduction protection. The PM8834 continuously monitors the status of the internal N-DMOS and P-DMOS. During a PWM transition, before switching on the desired DMOS, the device waits until the other DMOS is completely turned off. No static current will then flow from VCC to GND. During VCC startup, the internal N-DMOS is kept in an OFF state: with typical VCC rise time, with slope >2 V/ms, the OUT pins are maintained at low level under any operating condition. For VCC startup with very smooth rising edge, with slope < 2 V/ms, the OUT pins can track the VCC rising edge until the UVLO threshold is reached, but the voltage reached is maintained under 1.5 V under any operating condition.



### 4.3 Parallel output operation

For applications demanding high driving current capability (in excess of the 4 A provided by the single section), the PM8834 allows paralleling the operation of the two drivers in order to reach higher current, up to 8 A.This configuration is depicted in *Figure 4* where both PWM\_1 and PWM\_2 and OUT\_1 and OUT\_2 are tied together. The matching of internal propagation delays guarantees that the two drivers are switched on and off simultaneously.



Figure 4. Single high-current (up to 8 A) low-side driver configuration

## 4.4 Gate driver voltage flexibility

The PM8834 allows the user to freely select the gate drive voltage in order to optimize the efficiency of the application. The low-side MOSFET driving voltage depends on the voltage applied to VCC and can range between 5 V to 18 V.

Design guidelines PM8834

# 5 Design guidelines

### 5.1 Output series resistance

An output resistance is generally introduced to allow high-frequency operation without exceeding the maximum power dissipation of the driver package.

The value of the output resistance can be obtained as described in Section 5.2. For applications with supply voltages (VCC) greater than 15 V, with low capacitive loads ( $C_G$ <10 nF), exercise caution when designing with PM8834.

In these circumstances, due to its high peak current capability, severe undervoltage on the output pins may occur, which, if not limited in some way, can violate the safe operating area of the output stage of the device. To avoid this phenomenon it is mandatory to add a gate resistor  $R_G$  of at least 1  $\Omega$ .

Figure 5. is a synthetic view of the boundaries for safe operation of PM8834.



Figure 5. Output series resistance

## 5.2 Power dissipation

The PM8834 embeds two high-current low-side drivers that can be used to drive high capacitive MOSFETs. This section estimates the power dissipated inside the device in normal applications.

Two main terms contribute to the device's power dissipation: bias power and the power of the driver.

 Bias power (P<sub>DC</sub>) depends on the static consumption of the device through the supply pins and it is simply obtained as follows:

12/20 DocID15086 Rev 3

PM8834 Design guidelines

### **Equation 1**

$$P_{DC} = V_{CC} \cdot I_{CC}$$

• The power of the driver is defined as the power needed by the driver to continuously switch ON and OFF the external MOSFETs; it is a function of the switching frequency and total gate charge of the selected MOSFETs. It can be quantified considering that the total power P<sub>SW</sub> dissipated to switch the MOSFETs is dissipated by three main factors: external gate resistance (when present), intrinsic MOSFET resistance and intrinsic driver resistance. This last term has to be determined to calculate the device power dissipation. The total power dissipated by each section to switch an external MOSFETs with gate charge Q<sub>G</sub> is:

### **Equation 2**

$$P_{SW} = F_{SW} \cdot (Q_G \cdot V_{CC})$$

When designing an application based on the PM8834 it is recommended to take into consideration the effect of the external gate resistors on the power dissipated by the driver. External gate resistors help the device to dissipate the switching power since the same power  $P_{SW}$  will be shared between the internal driver impedance and the external resistor, resulting in a general cooling of the device.

Referring to *Figure 6*, a typical MOSFET driver can be represented by a push-pull output stage with two different MOSFETs: P-DMOS to drive the external gate high and N-DMOS to drive the external gate low (with their own Rds<sub>ON</sub>:  $R_{hi}$ ,  $R_{lo}$ ). The external power MOSFET can be represented in this case as a capacitance ( $C_G$ ) that stores the gate-charge ( $Q_G$ ) required by the external power MOSFET to reach the driving voltage ( $V_{CC}$ ). This capacitance is charged and discharged at the driver switching frequency  $F_{SW}$ . The total power  $P_{SW}$  is dissipated among the resistive components distributed along the driving path. According to the external gate resistance and the power MOSFET intrinsic gate resistance, the driver dissipates only a portion of  $P_{SW}$  (per section) as follows:

### **Equation 3**

$$P_{SW} = \frac{1}{2} \cdot C_G \cdot (V_{CC})^2 \cdot F_{SW} \cdot \left( \frac{R_{hi}}{R_{hi} + R_{Gate} + R_i} + \frac{R_{lo}}{R_{lo} + R_{Gate} + R_i} \right)$$

The total power dissipated from the driver can then be determined as follows:

### **Equation 4**

$$P = P_{DC} + 2 \cdot P_{SW}$$

Design quidelines PM8834



Figure 6. Equivalent circuit for MOSFET driver

Figure 7. Power dissipation for capacitive load of 10 nF load of 10 nF with 4.7  $\Omega$  gate resistor



## 5.3 Layout guidelines

The first priority when placing components for these applications has to be reserved to the power section, minimizing the length of each connection and loop as much as possible. To minimize noise and voltage spikes (also EMI and losses) power connections must be part of a power plane and must consist of wide and thick copper traces: the loop must be minimized.

Traces between the driver and the MOSFETs should be short and wide to minimize the inductance of the traces, thus minimizing ringing in the driving signals. Moreover, the number of vias needs to be minimized in order to reduce the related parasitic effect.

Small signal components and connections to critical nodes of the application as well as bypass capacitors for the device supply are also important. Locate the bypass capacitor ( $V_{CC}$  capacitors) close to the device with the shortest possible loop and use wide copper traces to minimize parasitic inductance.

To improve heat dissipation, place a copper area under the IC. This copper area may be connected with other layers (if available) through vias to improve the thermal conductivity.

14/20 DocID15086 Rev 3

PM8834 Design guidelines

The combination of a copper pad, copper plane and vias under the driver allows the device to reach its best thermal performance.

Figure 9. Driver turn-on and turn-off paths



Figure 10. Example of placement of external components - SO8 package



Figure 11. Example of placement of external components - MSOP8 package



# 6 Package mechanical data

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: <a href="https://www.st.com">www.st.com</a>. ECOPACK<sup>®</sup> is an ST trademark.

mm Dim. Min. Тур. Max. 1.75 Α Α1 0.25 0.10 1.25 A2 0.28 0.48 0.23 0.17 4.80 4.90 5.00 Ε 5.80 6.00 6.20 E1 3.80 3.90 4.00 е 1.27 h 0.25 0.50 L 0.40 1.27 L1 1.04 k 0° 8° 0.10 ccc

Table 6. SO-8 mechanical data





**477** 

16/20

Table 7. MSOP-8L with exposed pad mechanical data

| Dim  |      | mm   |      |  |  |  |
|------|------|------|------|--|--|--|
| Dim. | Min. | Тур. | Max. |  |  |  |
| А    |      |      | 1.10 |  |  |  |
| A1   | 0    |      | 0.15 |  |  |  |
| A2   | 0.75 | 0.85 | 0.95 |  |  |  |
| b    | 0.22 |      | 0.40 |  |  |  |
| С    | 0.08 |      | 0.23 |  |  |  |
| D    | 2.90 | 3    | 3.10 |  |  |  |
| D3   |      | 2.16 |      |  |  |  |
| E    | 4.67 | 4.90 | 5.07 |  |  |  |
| E1   | 2.90 | 3    | 3.10 |  |  |  |
| E5   |      | 1.73 |      |  |  |  |
| е    |      | 0.65 |      |  |  |  |
| e1   |      | 1.95 |      |  |  |  |
| L    | 0.40 |      | 0.80 |  |  |  |
| L2   |      | 0.25 |      |  |  |  |
| <    | 0°   |      | 6°   |  |  |  |





Figure 13. MSOP-8 package dimensions



PM8834 Revision history

# 7 Revision history

**Table 8. Document revision history** 

| Date        | Revision | Changes                                                                                              |
|-------------|----------|------------------------------------------------------------------------------------------------------|
| 13-Oct-2008 | 1        | Initial release.                                                                                     |
| 21-Oct-2009 | 2        | Updated Figure 1, Table 2, Table 5 and Section 4.1.2                                                 |
| 30-Jul-2013 | 3        | Modified Table 1, Table 4, Section 4 and Section 6: Package mechanical data.  Minor textual changes. |

### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

20/20

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

ST PRODUCTS ARE NOT AUTHORIZED FOR USE IN WEAPONS. NOR ARE ST PRODUCTS DESIGNED OR AUTHORIZED FOR USE IN: (A) SAFETY CRITICAL APPLICATIONS SUCH AS LIFE SUPPORTING, ACTIVE IMPLANTED DEVICES OR SYSTEMS WITH PRODUCT FUNCTIONAL SAFETY REQUIREMENTS; (B) AERONAUTIC APPLICATIONS; (C) AUTOMOTIVE APPLICATIONS OR ENVIRONMENTS, AND/OR (D) AEROSPACE APPLICATIONS OR ENVIRONMENTS. WHERE ST PRODUCTS ARE NOT DESIGNED FOR SUCH USE, THE PURCHASER SHALL USE PRODUCTS AT PURCHASER'S SOLE RISK, EVEN IF ST HAS BEEN INFORMED IN WRITING OF SUCH USAGE, UNLESS A PRODUCT IS EXPRESSLY DESIGNATED BY ST AS BEING INTENDED FOR "AUTOMOTIVE, AUTOMOTIVE SAFETY OR MEDICAL" INDUSTRY DOMAINS ACCORDING TO ST PRODUCT DESIGN SPECIFICATIONS. PRODUCTS FORMALLY ESCC, QML OR JAN QUALIFIED ARE DEEMED SUITABLE FOR USE IN AEROSPACE BY THE CORRESPONDING GOVERNMENTAL AGENCY.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2013 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

DocID15086 Rev 3