

# FEMTOCLOCKS™ CRYSTAL-TO-3.3V LVPECL CLOCK GENERATOR

ICS843011C

#### GENERAL DESCRIPTION



The ICS843011C is a Fibre Channel Clock Generator and a member of the HiPerClocks<sup>™</sup> family of high performance devices from IDT. The ICS843011C uses a 26.5625MHz crystal to synthesize 106.25MHz or a 25MHz crystal to synthesize 100MHz. The

ICS843011C has excellent <1ps phase jitter performance, over the 637kHz - 10MHz integration range. The ICS843011C is packaged in a small 8-pin TSSOP, making it ideal for use in systems with limited board space.

#### **F**EATURES

- One differential 3.3V LVPECL output
- Crystal oscillator interface designed for 26.5625MHz, 18pF parallel resonant crystal
- Output frequency: 106.25MHz or 100MHz
- VCO range: 560MHz 680MHz
- RMS phase jitter @ 100MHz, using a 25MHz crystal (637kHz - 10MHz): 0.29ps (typical)
- 3.3V operating supply
- 0°C to 70°C ambient operating temperature
- Available in both standard (RoHS 5) and lead-free (RoHS 6) packages

#### FREQUENCY TABLE

| Crystal (MHz) | Output Frequency (MHz) |  |  |  |
|---------------|------------------------|--|--|--|
| 26.5625       | 106.25                 |  |  |  |
| 25            | 100                    |  |  |  |

## **BLOCK DIAGRAM**

## PIN ASSIGNMENT



1

TABLE 1. PIN DESCRIPTIONS

| Number  | Name                 | Ту     | ре | Description                                                                 |
|---------|----------------------|--------|----|-----------------------------------------------------------------------------|
| 1       | $V_{CCA}$            | Power  |    | Analog supply pin.                                                          |
| 2       | $V_{\text{EE}}$      | Power  |    | Negative supply pin.                                                        |
| 3,<br>4 | XTAL_OUT,<br>XTAL_IN | Input  |    | Crystal oscillator interface. XTAL_IN is the input, XTAL_OUT is the output. |
| 5       | nc                   | Unused |    | No connect.                                                                 |
| 6, 7    | nQ, Q                | Output |    | Differential clock outputs. LVPECL interface levels.                        |
| 8       | V <sub>cc</sub>      | Power  |    | Core supply pin.                                                            |

#### **ABSOLUTE MAXIMUM RATINGS**

Supply Voltage,  $V_{CC}$  4.6V

Inputs,  $V_1$  -0.5V to  $V_{cc}$  + 0.5V

Outputs, I<sub>o</sub>

Continuous Current 50mA Surge Current 100mA

Package Thermal Impedance,  $\theta_{JA}$  101.7°C/W (0 mps) Storage Temperature,  $T_{STG}$  -65°C to 150°C NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

Table 2A. Power Supply DC Characteristics,  $V_{CC} = 3.3V \pm 5\%$ , Ta = 0°C to 70°C

| Symbol           | Parameter             | Test Conditions          | Minimum                | Typical | Maximum         | Units |
|------------------|-----------------------|--------------------------|------------------------|---------|-----------------|-------|
| V <sub>cc</sub>  | Core Supply Voltage   |                          | 3.135                  | 3.3     | 3.465           | V     |
| V <sub>CCA</sub> | Analog Supply Voltage |                          | V <sub>cc</sub> - 0.12 | 3.3     | V <sub>cc</sub> | V     |
| I <sub>CCA</sub> | Analog Supply Current | included in $I_{\rm EE}$ |                        |         | 12              | mA    |
| I <sub>EE</sub>  | Power Supply Current  |                          |                        |         | 90              | mA    |

Table 2B. LVPECL DC Characteristics,  $V_{CC} = 3.3V \pm 5\%$ , Ta = 0°C to 70°C

| Symbol             | Parameter                         | Test Conditions | Minimum               | Typical | Maximum               | Units |
|--------------------|-----------------------------------|-----------------|-----------------------|---------|-----------------------|-------|
| V <sub>OH</sub>    | Output High Voltage; NOTE 1       |                 | V <sub>cc</sub> - 1.4 |         | V <sub>cc</sub> - 0.9 | V     |
| V <sub>OL</sub>    | Output Low Voltage; NOTE 1        |                 | V <sub>cc</sub> - 2.0 |         | V <sub>cc</sub> - 1.7 | V     |
| V <sub>SWING</sub> | Peak-to-Peak Output Voltage Swing |                 | 0.6                   |         | 1.0                   | V     |

NOTE 1: Outputs terminated with 50 $\Omega$  to V<sub>CC</sub> - 2V.

TABLE 3. CRYSTAL CHARACTERISTICS

| Parameter                          | Test Conditions | Minimum     | Typical | Maximum | Units |
|------------------------------------|-----------------|-------------|---------|---------|-------|
| Mode of Oscillation                |                 | Fundamental |         |         |       |
| Frequency                          |                 | 25          |         | 26.5625 | MHz   |
| Equivalent Series Resistance (ESR) |                 |             |         | 50      | Ω     |
| Shunt Capacitance                  |                 |             |         | 7       | pF    |
| Drive Level                        |                 |             |         | 1       | mW    |

Table 4. AC Characteristics,  $V_{CC} = 3.3V \pm 5\%$ , TA = 0°C to 70°C

| Symbol                         | Parameter                  | Test Conditions                                 | Minimum | Typical | Maximum | Units |
|--------------------------------|----------------------------|-------------------------------------------------|---------|---------|---------|-------|
| _                              | Output Fraguency           | 25MHz                                           |         | 100     |         | MHz   |
| F <sub>OUT</sub>               | Output Frequency           | 26.5625MHz                                      |         | 106.25  |         | MHz   |
| (e) P                          | RMS Phase Jitter (Random); | 106.25MHz;<br>Integration Range: 637kHz - 10MHz |         | 0.29    |         | ps    |
| <i>t</i> jit(∅)                | NOTE 1                     | 100MHz;<br>Integration Range: 637kHz - 10MHz    |         | 0.29    |         | ps    |
| t <sub>R</sub> /t <sub>F</sub> | Output Rise/Fall Time      | 20% to 80%                                      | 250     |         | 500     | ps    |
| odc                            | Output Duty Cycle          |                                                 | 49      |         | 51      | %     |

NOTE 1: Please refer to the Phase Noise Plots.



## PARAMETER MEASUREMENT INFORMATION





#### 3.3V OUTPUT LOAD AC TEST CIRCUIT

#### RMS PHASE JITTER





OUTPUT DUTY CYCLE/PULSE WIDTH/PERIOD

#### **OUTPUT RISE/FALL TIME**

## APPLICATION INFORMATION

#### Power Supply Filtering Techniques

As in any high speed analog circuitry, the power supply pins are vulnerable to random noise. The ICS843011C provides separate power supplies to isolate any high switching noise from the outputs to the internal PLL.  $V_{\text{CC}}$  and  $V_{\text{CCA}}$  should be individually connected to the power supply plane through vias, and bypass capacitors should be used for each pin. To achieve optimum jitter performance, power supply isolation is required. Figure 1 illustrates how a  $10\Omega$  resistor along with a  $10\mu\text{F}$  and a  $.01\mu\text{F}$  bypass capacitor should be connected to each  $V_{\text{CCA}}$  pin.



FIGURE 1. POWER SUPPLY FILTERING

#### **CRYSTAL INPUT INTERFACE**

The ICS843011C has been characterized with 18pF parallel resonant crystals. The capacitor values, C1 and C2, shown in *Figure 2* below were determined using an 18pF parallel resonant

crystal and were chosen to minimize the ppm error. The optimum C1 and C2 values can be slightly adjusted for different board layouts.



Figure 2. CRYSTAL INPUT INTERFACE

#### **APPLICATION SCHEMATIC**

Figure 3A shows a schematic example of the ICS843011C. An example of LVEPCL termination is shown in this schematic. Additional LVPECL termination approaches are shown in the LVPECL Termination Application Note. In this example, an 18 pF parallel resonant 26.5625MHz crystal is used for generating

106.25MHz output frequency. The C1 = 27pF and C2 = 27pF are recommended for frequency accuracy. For different board layout, the C1 and C2 values may be slightly adjusted for optimizing frequency accuracy.



FIGURE 3A. ICS843011C SCHEMATIC EXAMPLE

#### PC BOARD LAYOUT EXAMPLE

Figure 3B shows an example of ICS843011C P.C. board layout. The crystal X1 footprint shown in this example allows installation of either surface mount HC49S or through-hole HC49 package. The footprints of other components in this example are listed in the *Table 6*. There should be at least one decoupling



FIGURE 3B. ICS843011 PC BOARD LAYOUT EXAMPLE

capacitor per power pin. The decoupling capacitors should be located as close as possible to the power pins. The layout assumes that the board has clean analog power ground plane.

TABLE 6. FOOTPRINT TABLE

| Reference | Size |
|-----------|------|
| C1, C2    | 0402 |
| C3        | 0805 |
| C4, C5    | 0603 |
| R2        | 0603 |

NOTE: Table 6, lists component sizes shown in this layout example.

## POWER CONSIDERATIONS

This section provides information on power dissipation and junction temperature for the ICS843011C. Equations and example calculations are also provided.

#### 1. Power Dissipation.

The total power dissipation for the ICS843011C is the sum of the core power plus the power dissipated in the load(s). The following is the power dissipation for  $V_{cc} = 3.3V + 5\% = 3.465V$ , which gives worst case results.

**NOTE:** Please refer to Section 3 for details on calculating power dissipated in the load.

- Power (core)<sub>MAX</sub> = V<sub>CC MAX</sub> \* I<sub>EE MAX</sub> = 3.465V \* 90mA = 311.85mW
- Power (outputs)<sub>MAX</sub> = 30mW/Loaded Output pair

Total Power  $_{MAX}$  (3.465V, with all outputs switching) = 311.85mW + 30mW = 341.85mW

#### 2. Junction Temperature.

Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad and directly affects the reliability of the device. The maximum recommended junction temperature for HiPerClockS™ devices is 125°C.

The equation for Tj is as follows: Tj =  $\theta_{La}$  \* Pd\_total + T<sub>a</sub>

Tj = Junction Temperature

 $\theta_{\text{\tiny M}}$  = Junction-to-Ambient Thermal Resistance

Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above)

 $T_{A}$  = Ambient Temperature

In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance  $\theta_{\text{\tiny JA}}$  must be used. Assuming a moderate air flow of 1 meter per second and a multi-layer board, the appropriate value is  $90.5^{\circ}\text{C/W}$  per Table 5 below.

Therefore, Tj for an ambient temperature of  $70^{\circ}$ C with all outputs switching is:  $70^{\circ}$ C + 0.342W \*  $90.5^{\circ}$ C/W =  $101^{\circ}$ C. This is well below the limit of  $125^{\circ}$ C.

This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow, and the type of board (single layer or multi-layer).

#### Table 5. Thermal Resistance $\theta_{14}$ for 8-pin TSSOP, Forced Convection

# θ<sub>JA</sub> by Velocity (Meters per Second) 0 1 2.5 Multi-Layer PCB, JEDEC Standard Test Boards 101.7°C/W 90.5°C/W 89.8°C/W

#### 3. Calculations and Equations.

The purpose of this section is to derive the power dissipated into the load.

LVPECL output driver circuit and termination are shown in Figure 4.



FIGURE 4. LVPECL DRIVER CIRCUIT AND TERMINATION

To calculate worst case power dissipation into the load, use the following equations which assume a  $50\Omega$  load, and a termination voltage of  $V_{\infty}$  - 2V.

• For logic high, 
$$V_{OUT} = V_{OH,MAX} = V_{CC,MAX} - 0.9V$$

$$(V_{CCO\ MAX} - V_{OH\ MAX}) = 0.9V$$

• For logic low,  $V_{OUT} = V_{OL MAX} = V_{CC MAX} - 1.7V$ 

$$(V_{CCO\_MAX} - V_{OL\_MAX}) = 1.7V$$

Pd H is power dissipation when the output drives high.

Pd\_L is the power dissipation when the output drives low.

$$Pd\_H = [(V_{\text{OH\_MAX}} - (V_{\text{CC\_MAX}} - 2V))/R]^* (V_{\text{CC\_MAX}} - V_{\text{OH\_MAX}}) = [(2V - (V_{\text{CC\_MAX}} - V_{\text{OH\_MAX}}))/R]^* (V_{\text{CC\_MAX}} - V_{\text{OH\_MAX}}) = [(2V - 0.9V)/50\Omega]^* 0.9V = \textbf{19.8mW}$$

$$Pd\_L = [(V_{\text{\tiny OL\_MAX}} - (V_{\text{\tiny CC\_MAX}} - 2V))/R_{\text{\tiny L}}] * (V_{\text{\tiny CC\_MAX}} - V_{\text{\tiny OL\_MAX}}) = [(2V - (V_{\text{\tiny CC\_MAX}} - V_{\text{\tiny OL\_MAX}}))/R_{\text{\tiny L}}] * (V_{\text{\tiny CC\_MAX}} - V_{\text{\tiny OL\_MAX}}) = [(2V - 1.7V)/50\Omega] * 1.7V = \textbf{10.2mW}$$

Total Power Dissipation per output pair = Pd\_H + Pd\_L = 30mW

## RELIABILITY INFORMATION

Table 6.  $\theta_{_{JA}} \text{vs. Air Flow Table for 8 Lead TSSOP}$ 

 $\boldsymbol{\theta}_{_{JA}}$  by Velocity (Meters per Second)

0 1 2.5

Multi-Layer PCB, JEDEC Standard Test Boards 101.7°C/W 90.5°C/W 89.8°C/W

#### **TRANSISTOR COUNT**

The transistor count for ICS843011C is: 2436

#### PACKAGE OUTLINE - G SUFFIX FOR 8 LEAD TSSOP



TABLE 7. PACKAGE DIMENSIONS

| SYMBOL | Millin  | neters  |  |  |  |
|--------|---------|---------|--|--|--|
| STWBOL | Minimum | Maximum |  |  |  |
| N      | 8       |         |  |  |  |
| А      |         | 1.20    |  |  |  |
| A1     | 0.05    | 0.15    |  |  |  |
| A2     | 0.80    | 1.05    |  |  |  |
| b      | 0.19    | 0.30    |  |  |  |
| С      | 0.09    | 0.20    |  |  |  |
| D      | 2.90    | 3.10    |  |  |  |
| E      | 6.40 E  | BASIC   |  |  |  |
| E1     | 4.30    | 4.50    |  |  |  |
| е      | 0.65 E  | BASIC   |  |  |  |
| L      | 0.45    | 0.75    |  |  |  |
| α      | 0° 8°   |         |  |  |  |
| aaa    | 0.10    |         |  |  |  |

Reference Document: JEDEC Publication 95, MO-153

TABLE 8. ORDERING INFORMATION

| Part/Order Number | Marking | Package                  | Shipping Packaging | Temperature |
|-------------------|---------|--------------------------|--------------------|-------------|
| 843011CG          | 3011C   | 8 lead TSSOP             | tube               | 0°C to 70°C |
| 843011CGT         | 3011C   | 8 lead TSSOP             | 2500 tape & reel   | 0°C to 70°C |
| 843011CGLF        | TBD     | 8 lead "Lead-Free" TSSOP | tube               | 0°C to 70°C |
| 843011CGLFT       | TBD     | 8 lead "Lead-Free" TSSOP | 2500 tape & reel   | 0°C to 70°C |

NOTE: Parts that are ordered with an "LF suffix to the part number are the Pb-Free configuration and are RoHS compliant.

While the information presented herein has been checked for both accuracy and reliability, Integrated Device Technology, Incorporated (IDT) assumes no responsibility for either its use or for infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial applications. Any other applications such as those requiring extended temperature range, high reliability or other extraordinary environmental requirements are not recommended without additional processing by IDT. IDT reserves the right to change any circuitry or specifications without notice. IDT does not authorize or warrant any IDT product for use in life support devices or critical medical instruments.

## Innovate with IDT and accelerate your future networks. Contact:

## www.IDT.com

#### **For Sales**

800-345-7015 408-284-8200 Fax: 408-284-2775

#### For Tech Support

netcom@idt.com 480-763-2056

#### **Corporate Headquarters**

Integrated Device Technology, Inc. 6024 Silver Creek Valley Road San Jose, CA 95138 United States 800 345 7015 +408 284 8200 (outside U.S.)

#### Asia Pacific and Japan

Integrated Device Technology Singapore (1997) Pte. Ltd. Reg. No. 199707558G 435 Orchard Road #20-03 Wisma Atria Singapore 238877 +65 6 887 5505

#### **Europe**

IDT Europe, Limited 321 Kingston Road Leatherhead, Surrey KT22 7TU England +44 (0) 1372 363 339 Fax: +44 (0) 1372 378851

