

# FEMTOCLOCKS™ CRYSTAL-TO-3.3V LVPECL CLOCK GENERATOR

# *ICS843252-04*

# GENERAL DESCRIPTION



The ICS843252-04 is a 10Gb/12Gb Ethernet Clock Generator and a member of the HiPerClocks<sup>™</sup> family of high performance devices from IDT. The ICS843252-04 can synthesize 10 Gigabit Ethernet and 12 Gigabit Ethernet with a 25MHz crystal. It

can also generate SATA and 10Gb Fibre Channel reference clock frequencies with the appropriate choice of crystals. The ICS843252-04 has excellent phase jitter performance and is packaged in a small 16-pin TSSOP, making it ideal for use in systems with limited board space.

# **F**EATURES

- Two differential 3.3V LVPECL output
- Crystal oscillator interface designed for 18pF parallel resonant crystals
- Crystal input frequency range: 19.33MHz 30MHz
- Output frequency range: 145MHz 187.5MHz
- VCO frequency range: 580MHz 750MHz
- RMS phase jitter at 156.25MHz (1.875MHz 20MHz): 0.39ps (typical)
- 3.3V operating supply
- 0°C to 70°C ambient operating temperature
- Available in both standard (RoHS5) and lead-free (RoHS 6) packages

#### CONFIGURATION TABLE WITH 25MHz CRYSTAL

|                         | Inputs             |                        |                 |                           |                     |
|-------------------------|--------------------|------------------------|-----------------|---------------------------|---------------------|
| Crystal Frequency (MHz) | Feedback<br>Divide | VCO Frequency<br>(MHz) | N Output Divide | Output Frequency<br>(MHz) | Application         |
| 25                      | 30                 | 750                    | 4               | 187.5                     | 12 Gigabit Ethernet |
| 25                      | 25                 | 625                    | 4               | 156.25                    | 10 Gigabit Ethernet |

#### CONFIGURATION TABLE WITH SELECTABLE CRYSTALS

| Inputs                  |                    |                        |                 | Output Frequency |                          |  |
|-------------------------|--------------------|------------------------|-----------------|------------------|--------------------------|--|
| Crystal Frequency (MHz) | Feedback<br>Divide | VCO Frequency<br>(MHz) | N Output Divide | (MHz)            | Application              |  |
| 20                      | 30                 | 600                    | 4               | 150              | SATA                     |  |
| 21.25                   | 30                 | 637.5                  | 4               | 159.375          | 10 Gigabit Fibre Channel |  |
| 24                      | 25                 | 600                    | 4               | 150              | SATA                     |  |
| 25.5                    | 25                 | 637.5                  | 4               | 159.375          | 10 Gigabit Fibre Channel |  |
| 30                      | 25                 | 750                    | 4               | 187.5            | 12 Gigabit Ethernet      |  |

# BLOCK DIAGRAM



# PIN ASSIGNMENT



# ICS843252-04 16-Lead TSSOP

4.4mm x 5.0mm x 0.92mm package body **G Package** 

Top View

The Preliminary Information presented herein represents a product in pre-production. The noted characteristics are based on initial product characterization and/or qualification. Integrated Device Technology, Incorporated (IDT) reserves the right to change any circuitry or specifications without notice.

TABLE 1. PIN DESCRIPTIONS

| Number | Name                 | Ту     | ре       | Description                                                                                                                                                    |
|--------|----------------------|--------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 2   | nQ1, Q1              | Output |          | Differential clock outputs. LVPECL interface levels.                                                                                                           |
| 3, 6   | V <sub>cco</sub>     | Power  |          | Output supply pins.                                                                                                                                            |
| 4      | OE                   | Input  | Pullup   | Output enable. When HIGH, clock outputs follow clock input. When LOW, Qx outputs are forced low, nQx outputs are forced high. LVCMOS/LVTTL interface levels.   |
| 5      | nPLL_SEL             | Input  | Pulldown | Selects between the PLL and reference clock as input to the divider. When Low, selects PLL. When High, selects reference clock. LVCMOS/LVTTL interface levels. |
| 7, 8   | Q0, nQ0              | Output |          | Differential clock outputs. LVPECL interface levels.                                                                                                           |
| 9      | FREQ_SEL             | Input  | Pulldown | Frequency select pin. LVCMOS/LVTTL interface levels.                                                                                                           |
| 10     | V <sub>CCA</sub>     | Power  |          | Analog supply pin.                                                                                                                                             |
| 11     | V <sub>cc</sub>      | Power  |          | Core supply pin.                                                                                                                                               |
| 12     | CLK_SEL              | Input  | Pulldown | Clock select input. When Low, selects crystal inputs. When High, selects REF_CLK. LVCMOS/LVTTL interface levels.                                               |
| 13     | REF_CLK              | Input  | Pulldown | Reference clock input. LVCMOS/LVTTL interface levels.                                                                                                          |
| 14     | V <sub>EE</sub>      | Power  |          | Negative supply pin.                                                                                                                                           |
| 15, 16 | XTAL_OUT,<br>XTAL_IN | Input  |          | Crystal oscillator interface. XTAL_IN is the input, XTAL_OUT is the output.                                                                                    |

NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characterristics, for typical values.

Table 2. Pin Characteristics

| Symbol                | Parameter               | Test Conditions | Minimum | Typical | Maximum | Units |
|-----------------------|-------------------------|-----------------|---------|---------|---------|-------|
| C <sub>IN</sub>       | Input Capacitance       |                 |         | 4       |         | pF    |
| R <sub>PULLUP</sub>   | Input Pullup Resistor   |                 |         | 51      |         | kΩ    |
| R <sub>PULLDOWN</sub> | Input Pulldown Resistor |                 |         | 51      |         | kΩ    |

#### **ABSOLUTE MAXIMUM RATINGS**

Supply Voltage, V<sub>CC</sub> 4.6V

Inputs,  $V_1$  -0.5V to  $V_{CC}$  + 0.5V

Outputs, I<sub>o</sub>

Continuous Current 50mA Surge Current 100mA

Package Thermal Impedance,  $\theta_{JA}$  92.4°C/W (0 mps) Storage Temperature,  $T_{STG}$  -65°C to 150°C

NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

Table 3A. Power Supply DC Characteristics,  $V_{\rm CC} = V_{\rm CCO} = 3.3 V \pm 5\%$ , Ta =  $0^{\circ}$ C to  $70^{\circ}$ C

| Symbol           | Parameter             | Test Conditions | Minimum | Typical | Maximum | Units |
|------------------|-----------------------|-----------------|---------|---------|---------|-------|
| V <sub>cc</sub>  | Core Supply Voltage   |                 | 3.135   | 3.3     | 3.465   | ٧     |
| V <sub>CCA</sub> | Analog Supply Voltage |                 | 3.135   | 3.3     | 3.465   | V     |
| I <sub>cc</sub>  | Power Supply Current  |                 |         | 60      |         | mA    |
| I <sub>CCA</sub> | Analog Supply Current |                 |         | 11      |         | mA    |
| I <sub>EE</sub>  | Power Supply Current  |                 |         | 80      |         | mA    |

Table 3B. LVCMOS/LVTTL DC Characteristics,  $V_{cc} = V_{cco} = 3.3V \pm 5\%$ , Ta = 0°C to 70°C

| Symbol          | Parameter          |                                               | Test Conditions                | Minimum | Typical | Maximum               | Units |
|-----------------|--------------------|-----------------------------------------------|--------------------------------|---------|---------|-----------------------|-------|
| V <sub>IH</sub> | Input High Voltage |                                               |                                | 2       |         | V <sub>cc</sub> + 0.3 | V     |
| V <sub>IL</sub> | Input Low Voltage  |                                               |                                | -0.3    |         | 0.8                   | V     |
| I <sub>IH</sub> | Input High Current | REF_CLK,<br>CLK_SEL,<br>FREQ_SEL,<br>nPLL_SEL | $V_{CC} = V_{IN} = 3.465V$     |         |         | 150                   | μΑ    |
|                 |                    | OE                                            | $V_{CC} = V_{IN} = 3.465V$     |         |         | 5                     | μΑ    |
| I               | Input Low Current  | REF_CLK,<br>CLK_SEL,<br>FREQ_SEL,<br>nPLL_SEL | $V_{CC} = 3.465V, V_{IN} = 0V$ | -5      |         |                       | μΑ    |
|                 |                    | OE                                            | $V_{CC} = 3.465V, V_{IN} = 0V$ | -150    |         |                       | μΑ    |

Table 3C. LVPECL DC Characteristics,  $V_{cc} = V_{cco} = 3.3V \pm 5\%$ , Ta = 0°C to 70°C

| Symbol             | Parameter                         | Test Conditions | Minimum                | Typical | Maximum                | Units |
|--------------------|-----------------------------------|-----------------|------------------------|---------|------------------------|-------|
| V <sub>OH</sub>    | Output High Voltage; NOTE 1       |                 | V <sub>cco</sub> - 1.4 |         | V <sub>cco</sub> - 0.9 | V     |
| V <sub>OL</sub>    | Output Low Voltage; NOTE 1        |                 | V <sub>cco</sub> - 2.0 |         | V <sub>cco</sub> - 1.7 | V     |
| V <sub>SWING</sub> | Peak-to-Peak Output Voltage Swing |                 | 0.6                    |         | 1.0                    | V     |

NOTE 1: Outputs terminated with  $50\Omega$  to  $V_{cco}$  - 2V.

TABLE 4. CRYSTAL CHARACTERISTICS

| Parameter                          | Test Conditions | Minimum     | Typical | Maximum | Units |
|------------------------------------|-----------------|-------------|---------|---------|-------|
| Mode of Oscillation                |                 | Fundamental |         |         |       |
| Frequency                          |                 | 19.33       |         | 30      | MHz   |
| Equivalent Series Resistance (ESR) |                 |             |         | 50      | Ω     |
| Shunt Capacitance                  |                 |             |         | 7       | pF    |
| Drive Level                        |                 |             |         | 1       | mW    |

Table 5. AC Characteristics,  $V_{CC} = V_{CCO} = 3.3V \pm 5\%$ ,  $T_A = 0^{\circ}C$  to  $70^{\circ}C$ 

| Symbol                          | Parameter                            | Test Conditions                                     | Minimum | Typical | Maximum | Units |
|---------------------------------|--------------------------------------|-----------------------------------------------------|---------|---------|---------|-------|
| f <sub>out</sub>                | Output Frequency                     |                                                     | 145     |         | 187.5   | MHz   |
|                                 |                                      | 156.25MHz @ Integration Range:<br>1.875MHz - 20MHz  |         | 0.39    |         | ps    |
| <i>t</i> jit(Ø)                 | RMS Phase Jitter (Random);<br>NOTE 1 | 159.375MHz @ Integration Range:<br>1.875MHz - 20MHz |         | 0.38    |         | ps    |
|                                 |                                      | 187.5MHz @ Integration Range:<br>1.875MHz - 20MHz   |         | 0.38    |         | ps    |
| tsk(o)                          | Output Skew; NOTE 2, 3               |                                                     |         |         |         | ps    |
| t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time                | 20% to 80%                                          |         | 400     |         | ps    |
| odc                             | Output Duty Cycle                    |                                                     |         | 50      |         | %     |

NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions.

NOTE 1: Please refer to the Phase Noise Plots following this section.

NOTE 2: Defined as skew between outputs at the same supply voltage and with equal load conditions.

Measured at V<sub>cco</sub>/2.

NOTE 3: These parameters are guaranteed by characterization. Not tested in production.

# Typical Phase Noise at 156.25MHz



# PARAMETER MEASUREMENT INFORMATION





# 3.3V OUTPUT LOAD AC TEST CIRCUIT

# RMS PHASE JITTER





# **OUTPUT SKEW**

# OUTPUT RISE/FALL TIME



## **OUTPUT DUTY CYCLE/PULSE WIDTH/PERIOD**

# **APPLICATION INFORMATION**

### Power Supply Filtering Techniques

As in any high speed analog circuitry, the power supply pins are vulnerable to random noise. To achieve optimum jitter performance, power supply isolation is required. The ICS843252-04 provides separate power supplies to isolate any high switching noise from the outputs to the internal PLL.  $V_{\rm CC},\ V_{\rm CCA},\$  and  $V_{\rm CCO}$  should be individually connected to the power supply plane through vias, and 0.01µF bypass capacitors should be used for each pin. Figure 1 illustrates this for a generic  $V_{\rm CC}$  pin and also shows that  $V_{\rm CCA}$  requires that an additional10 $\Omega$  resistor along with a 10µF bypass capacitor be connected to the  $V_{\rm CCA}$  pin.



FIGURE 1. POWER SUPPLY FILTERING

# RECOMMENDATIONS FOR UNUSED INPUT AND OUTPUT PINS

#### INPUTS:

#### **CRYSTAL INPUTS**

For applications not requiring the use of the crystal oscillator input, both XTAL\_IN and XTAL\_OUT can be left floating. Though not required, but for additional protection, a 1k $\Omega$  resistor can be tied from XTAL\_IN to ground.

#### **REF CLK INPUT**

For applications not requiring the use of the reference clock, it can be left floating. Though not required, but for additional protection, a 1k $\Omega$  resistor can be tied from the REF\_CLK to ground.

#### LVCMOS CONTROL PINS

All control pins have internal pull-ups or pull-downs; additional resistance is not required but can be added for additional protection. A  $1k\Omega$  resistor can be used.

# **OUTPUTS:**

# LVPECL OUTPUTS

All unused LVPECL outputs can be left floating. We recommend that there is no trace attached. Both sides of the differential output pair should either be left floating or terminated.

# **CRYSTAL INPUT INTERFACE**

The ICS843252-04 has been characterized with 18pF parallel resonant crystals. The capacitor values, C1 and C2, shown in *Figure 2* below were determined using a 25MHz, 18pF parallel

resonant crystal and were chosen to minimize the ppm error. The optimum C1 and C2 values can be slightly adjusted for different board layouts.



FIGURE 2. CRYSTAL INPUT INTERFACE

# LVCMOS TO XTAL INTERFACE

The XTAL\_IN input can accept a single-ended LVCMOS signal through an AC coupling capacitor. A general interface diagram is shown in *Figure 3*. The XTAL\_OUT pin can be left floating. The input edge rate can be as slow as 10ns. For LVCMOS inputs, it is recommended that the amplitude be reduced from full swing to half swing in order to prevent signal interference with the power rail and to reduce noise. This configuration requires that the output

impedance of the driver (Ro) plus the series resistance (Rs) equals the transmission line impedance. In addition, matched termination at the crystal input will attenuate the signal in half. This can be done in one of two ways. First, R1 and R2 in parallel should equal the transmission line impedance. For most  $50\Omega$  applications, R1 and R2 can be  $100\Omega$ . This can also be accomplished by removing R1 and making R2  $50\Omega$ .



FIGURE 3. GENERAL DIAGRAM FOR LVCMOS DRIVER TO XTAL INPUT INTERFACE

# **TERMINATION FOR 3.3V LVPECL OUTPUTS**

The clock layout topology shown below is a typical termination for LVPECL outputs. The two different layouts mentioned are recommended only as guidelines.

FOUT and nFOUT are low impedance follower outputs that generate ECL/LVPECL compatible outputs. Therefore, terminating resistors (DC current path to ground) or current sources must be used for functionality. These outputs are designed to drive

 $50\Omega$  transmission lines. Matched impedance techniques should be used to maximize operating frequency and minimize signal distortion. *Figures 4A and 4B* show two different layouts which are recommended only as guidelines. Other suitable clock layouts may exist and it would be recommended that the board designers simulate to guarantee compatibility across all printed circuit and clock component process variations.



FIGURE 4A. LVPECL OUTPUT TERMINATION



FIGURE 4B. LVPECL OUTPUT TERMINATION

# POWER CONSIDERATIONS

This section provides information on power dissipation and junction temperature for the ICS843252-04. Equations and example calculations are also provided.

#### 1. Power Dissipation.

The total power dissipation for the ICS843252-04 is the sum of the core power plus the power dissipated in the load(s). The following is the power dissipation for  $V_{c} = 3.3 V_{c} + 5\% = 3.465 V_{c}$  which gives weret case results

The following is the power dissipation for  $V_{\rm CC}$  = 3.3V + 5% = 3.465V, which gives worst case results.

NOTE: Please refer to Section 3 for details on calculating power dissipated in the load.

- Power (core)<sub>MAX</sub> =  $V_{CC MAX} * I_{EE MAX} = 3.465 V * 80 mA = 277.2 mW$
- Power (outputs)<sub>MAX</sub> = 30mW/Loaded Output pair
   If all outputs are loaded, the total power is 2 \* 30mW = 60mW

Total Power  $_{MAX}$  (3.465V, with all outputs switching) = 277.2mW + 60mW = 337.2mW

#### 2. Junction Temperature.

Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad and directly affects the reliability of the device. The maximum recommended junction temperature for HiPerClockS™ devices is 125°C.

The equation for Tj is as follows: Tj =  $\theta_{JA}$  \* Pd\_total + T<sub>A</sub>

Tj = Junction Temperature

 $\theta_{1A}$  = Junction-to-Ambient Thermal Resistance

Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above)

T<sub>A</sub> = Ambient Temperature

In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance  $\theta_{JA}$  must be used. Assuming no air flow and a multi-layer board, the appropriate value is 92.4°C/W per Table 6 below.

Therefore, Tj for an ambient temperature of 70°C with all outputs switching is:  $70^{\circ}\text{C} + 0.337\text{W} * 92.4^{\circ}\text{C/W} = 101.1^{\circ}\text{C}$ . This is well below the limit of 125°C.

This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow, and the type of board (multi-layer).

# Table 6. Thermal Resistance $\theta_{Ja}$ for 16 Lead TSSOP, Forced Convection

# θ<sub>JA</sub> by Velocity (Meters per Second) 0 1 2.5 Multi-Layer PCB, JEDEC Standard Test Boards 92.4°C/W 88.0°C/W 85.9°C/W

# 3. Calculations and Equations.

The purpose of this section is to derive the power dissipated into the load.

LVPECL output driver circuit and termination are shown in Figure 5.



FIGURE 5. LVPECL DRIVER CIRCUIT AND TERMINATION

To calculate worst case power dissipation into the load, use the following equations which assume a  $50\Omega$  load, and a termination voltage of  $V_{cco} - 2V$ .

• For logic high, 
$$V_{OUT} = V_{OH\_MAX} = V_{CCO\_MAX} - 0.9V$$
 
$$(V_{CCO\_MAX} - V_{OH\_MAX}) = 0.9V$$

• For logic low, 
$$V_{OUT} = V_{OL\_MAX} = V_{CCO\_MAX} - 1.7V$$

$$(V_{CCO\_MAX} - V_{OL\_MAX}) = 1.7V$$

Pd\_H is power dissipation when the output drives high. Pd\_L is the power dissipation when the output drives low.

$$Pd\_H = [(V_{OH\_MAX} - (V_{CCO\_MAX} - 2V))/R_{L}] * (V_{CCO\_MAX} - V_{OH\_MAX}) = [(2V - (V_{CCO\_MAX} - V_{OH\_MAX}))/R_{L}] * (V_{CCO\_MAX} - V_{OH\_MAX}) = [(2V - 0.9V)/50\Omega] * 0.9V = 19.8mW$$

$$Pd\_L = [(V_{\text{OL\_MAX}} - (V_{\text{CCO\_MAX}} - 2V))/R_{\text{L}}] * (V_{\text{CCO\_MAX}} - V_{\text{OL\_MAX}}) = [(2V - (V_{\text{CCO\_MAX}} - V_{\text{OL\_MAX}}))/R_{\text{L}}] * (V_{\text{CCO\_MAX}} - V_{\text{OL\_MAX}}) = [(2V - 1.7V)/50\Omega] * 1.7V = 10.2mW$$

Total Power Dissipation per output pair = Pd\_H + Pd\_L = 30mW

# **RELIABILITY INFORMATION**

Table 7.  $\theta_{JA} \text{vs. Air Flow Table for 16 Lead TSSOP}$ 

| θ <sub>JA</sub> by Velocity (Meters per Second) |          |          |          |  |  |
|-------------------------------------------------|----------|----------|----------|--|--|
|                                                 | 0        | 1        | 2.5      |  |  |
| Multi-Layer PCB, JEDEC Standard Test Boards     | 92.4°C/W | 88.0°C/W | 85.9°C/W |  |  |

# TRANSISTOR COUNT

The transistor count for ICS843252-04 is: 2210

# PACKAGE OUTLINE - G SUFFIX FOR 16 LEAD TSSOP



TABLE 8. PACKAGE DIMENSIONS

| SYMBOL  | Millin  | neters  |
|---------|---------|---------|
| STWIDOL | Minimum | Maximum |
| N       | 1       | 6       |
| Α       |         | 1.20    |
| A1      | 0.05    | 0.15    |
| A2      | 0.80    | 1.05    |
| b       | 0.19    | 0.30    |
| С       | 0.09    | 0.20    |
| D       | 4.90    | 5.10    |
| Е       | 6.40 E  | BASIC   |
| E1      | 4.30    | 4.50    |
| е       | 0.65 E  | BASIC   |
| L       | 0.45    | 0.75    |
| α       | 0°      | 8°      |
| aaa     |         | 0.10    |

Reference Document: JEDEC Publication 95, MO-153

Table 9. Ordering Information

| Part/Order Number | Marking  | Package                   | Shipping Packaging | Temperature |
|-------------------|----------|---------------------------|--------------------|-------------|
| 843252AG-04       | 43252A04 | 16 Lead TSSOP             | tube               | 0°C to 70°C |
| 843252AG-04T      | 43252A04 | 16 Lead TSSOP             | 2500 tape & reel   | 0°C to 70°C |
| 843252AG-04LF     | 3252A04L | 16 Lead "Lead-Free" TSSOP | tube               | 0°C to 70°C |
| 843252AG-04LFT    | 3252A04L | 16 Lead "Lead-Free" TSSOP | 2500 tape & reel   | 0°C to 70°C |

NOTE: Parts that are ordered with an "LF" suffix to the part number are the Pb-Free configuration and are RoHS compliant.

While the information presented herein has been checked for both accuracy and reliability, Integrated Device Technology, Incorporated (IDT) assumes no responsibility for either its use or for infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial and industrial applications. Any other applications such as those requiring high reliability or other extraordinary environmental requirements are not recommended without additional processing by IDT. IDT reserves the right to change any circuitry or specifications without notice. IDT does not authorize or warrant any IDT product for use in life support devices or critical medical instruments.

# Innovate with IDT and accelerate your future networks. Contact:

www.IDT.com

# For Sales

800-345-7015 (inside USA) +408-284-8200 (outside USA) Fax: 408-284-2775 www.IDT.com/go/contact IDT

# For Tech Support

netcom@idt.com +480-763-2056

# **Corporate Headquarters**

Integrated Device Technology, Inc. 6024 Silver Creek Valley Road San Jose, CA 95138 United States 800-345-7015 (inside USA) +408-284-8200 (outside USA)

