# **SWITCHMODE Series PNP Silicon Power Transistors** The MJE5850, MJE5851 and the MJE5852 transistors are designed for high-voltage, high-speed, power switching in inductive circuits where fall time is critical. They are particularly suited for line operated SWITCHMODE applications. #### **Features** - Switching Regulators - Inverters - Solenoid and Relay Drivers - Motor Controls - Deflection Circuits - Fast Turn-Off Times - Operating Temperature Range −65 to +150°C - 100°C Performance Specified for: - Reversed Biased SOA with Inductive Loads - Switching Times with Inductive Loads - Saturation Voltages - Leakage Currents - Complementary to the MJE13007G Series - These Devices are Pb-Free and are RoHS Compliant\* #### **MAXIMUM RATINGS** | Rating | Symbol | Value | Unit | |-------------------------------------------------------------------|-----------------------------------|-------------------|-----------| | Collector–Emitter Voltage<br>MJE5850<br>MJE5851<br>MJE5852 | V <sub>CEO(sus)</sub> | 300<br>350<br>400 | Vdc | | Collector–Emitter Voltage<br>MJE5850<br>MJE5851<br>MJE5852 | V <sub>CEV</sub> | 350<br>400<br>450 | Vdc | | Emitter Base Voltage | V <sub>EB</sub> | 6.0 | Vdc | | Collector Current – Continuous (Note 1) | I <sub>C</sub> | 8.0 | Adc | | Collector Current – Peak (Note 1) | I <sub>CM</sub> | 16 | Adc | | Base Current – Continuous (Note 1) | Ι <sub>Β</sub> | 4.0 | Adc | | Base Current – Peak (Note 1) | I <sub>BM</sub> | 8.0 | Adc | | Total Power Dissipation @ T <sub>C</sub> = 25°C Derate above 25°C | P <sub>D</sub> | 80<br>0.640 | W<br>W/°C | | Operating and Storage Junction<br>Temperature Range | T <sub>J</sub> , T <sub>stg</sub> | -65 to 150 | °C | Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability. # ON Semiconductor® http://onsemi.com # 8 AMPERE PCP SILICON POWER TRANSISTORS 300-350-400 VOLTS 80 WATTS #### **MARKING DIAGRAM** $\begin{array}{lll} \text{MJE585x} = & & \text{Device Code} \\ & x = 0, 1, \text{ or } 2 \\ \text{G} & = & \text{Pb-Free Package} \\ \text{A} & = & \text{Assembly Location} \\ \text{Y} & = & \text{Year} \\ \text{WW} & = & \text{Work Week} \\ \end{array}$ ## ORDERING INFORMATION See detailed ordering and shipping information in the package dimensions section on page 7 of this data sheet. <sup>1.</sup> Pulse Test: Pulse Width = 5 ms, Duty Cycle ≤ 10%. <sup>\*</sup>For additional information on our Pb–Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. # THERMAL CHARACTERISTICS | Rating | Symbol | Max | Unit | |-------------------------------------------------------------------------------|-----------------|------|------| | Thermal Resistance, Junction-to-Case | $R_{\theta JC}$ | 1.25 | °C/W | | Maximum Lead Temperature for Soldering Purposes: 1/8" from Case for 5 Seconds | TL | 275 | °C | # **ELECTRICAL CHARACTERISTICS** (T<sub>C</sub> = 25°C unless otherwise noted) | | Symbol | Min | Тур | Max | Unit | | |------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|-------------------|---------------|-------------------|------|----| | OFF CHARACTERIST | rics | | | | | | | Collector–Emitter Sus $(I_C = 10 \text{ mA}, I_B = 0)$ MJE5850 MJE5851 MJE5852 | V <sub>CEO(sus)</sub> | 300<br>350<br>400 | -<br>-<br>- | -<br>-<br>- | Vdc | | | Collector Cutoff Curre $(V_{CEV} = Rated Valu (V_{CEV} = Rated Valu)$ | ICEV | -<br>- | _<br>_ | 0.5<br>2.5 | mAdc | | | Collector Cutoff Curre<br>(V <sub>CE</sub> = Rated V <sub>CEV</sub> | I <sub>CER</sub> | _ | _ | 3.0 | mAdc | | | Emitter Cutoff Current<br>(V <sub>EB</sub> = 6.0 Vdc, I <sub>C</sub> = | I <sub>EBO</sub> | _ | _ | 1.0 | mAdc | | | SECOND BREAKDO | WN | | | · L | ! | | | Second Breakdown C | ollector Current with base forward biased | I <sub>S/b</sub> | See Figure 12 | | | | | Clamped Inductive SOA with base reverse biased | | | See Figure 13 | | | | | ON CHARACTERIST | ICS (Note 2) | | | | | | | DC Current Gain $(I_C = 2.0 \text{ Adc}, V_{CE} = (I_C = 5.0 \text{ Adc}, V_{CE} = 0.0 \text{ Adc})$ | h <sub>FE</sub> | 15<br>5 | | | _ | | | Collector–Emitter Sati<br>( $I_C = 4.0$ Adc, $I_B = 1$<br>( $I_C = 8.0$ Adc, $I_B = 3$<br>( $I_C = 4.0$ Adc, $I_B = 1$ | V <sub>CE(sat)</sub> | -<br>-<br>- | _<br>_<br>_ | 2.0<br>5.0<br>2.5 | Vdc | | | Base-Emitter Saturati<br>( $I_C = 4.0 \text{ Adc}, I_B = 1$<br>( $I_C = 4.0 \text{ Adc}, I_B = 1$ | V <sub>BE(sat)</sub> | -<br>- | _<br>_ | 1.5<br>1.5 | Vdc | | | DYNAMIC CHARACT | ERISTICS | " | | 1 | • | | | Output Capacitance<br>(V <sub>CB</sub> = 10 Vdc, I <sub>E</sub> = | C <sub>ob</sub> | _ | 270 | _ | pF | | | SWITCHING CHARA | CTERISTICS | " | | 1 | | 1 | | Resistive Load (Table | 1) | | | | | | | Delay Time | (V <sub>CC</sub> = 250 Vdc, I <sub>C</sub> = 4.0 A, I <sub>B1</sub> = 1.0 A, | t <sub>d</sub> | _ | 0.025 | 0.1 | μS | | Rise Time | t <sub>p</sub> = 50 μs, Duty Cycle ≤ 2%) | t <sub>r</sub> | _ | 0.100 | 0.5 | μS | | Storage Time | (V <sub>CC</sub> = 250 Vdc, I <sub>C</sub> = 4.0 A, I <sub>B1</sub> = 1.0 A, | t <sub>s</sub> | - | 0.60 | 2.0 | μs | | Fall Time | $V_{BE(off)} = 5 \text{ Vdc}, t_p = 50 \mu\text{s}, \text{ Duty Cycle} \le 2\%$ | t <sub>f</sub> | _ | 0.11 | 0.5 | μs | | Inductive Load, Clamp | ped (Table 1) | " | | 1 | | | | Storage Time | (I <sub>CM</sub> = 4 A, V <sub>CEM</sub> = 250 V, I <sub>B1</sub> = 1.0 A, | t <sub>sv</sub> | - | 0.8 | 3.0 | μS | | Crossover Time | $V_{BE(off)} = 5 \text{ Vdc}, T_C = 100^{\circ}\text{C}$ | t <sub>c</sub> | _ | 0.4 | 1.5 | μS | | Fall Time | | t <sub>fi</sub> | _ | 0.1 | _ | μS | | Storage Time | (I <sub>CM</sub> = 4 A, V <sub>CEM</sub> = 250 V, I <sub>B1</sub> = 1.0 A, | t <sub>sv</sub> | - | 0.5 | - | μs | | Crossover Time | sover Time $V_{BE(off)} = 5 \text{ Vdc}, T_C = 25 ^{\circ}\text{C}$ | | _ | 0.125 | _ | μs | | Fall Time | | t <sub>C</sub> | _ | 0.1 | _ | μS | <sup>2.</sup> Pulse Test: PW = 300 μs. Duty Cycle ≤ 2% ### TYPICAL ELECTRICAL CHARACTERISTICS COLLECTOR-EMITTER VOLTAGE (VOLTS) 1.6 $I_C = 0.25 A$ 1.2 5.0 A 0.8 $T_J = 25^{\circ}C$ 0.4 VĈĒ, 0.01 0.02 0.05 2.0 5.0 10 I<sub>B</sub>, BASE CURRENT (AMPS) Figure 1. DC Current Gain Figure 2. Collector Saturation Region Figure 3. Collector-Emitter Saturation Voltage Figure 4. Base-Emitter Voltage Figure 5. Collector Cutoff Region Figure 6. Capacitance Table 1. TEST CONDITIONS FOR DYNAMIC PERFORMANCE Figure 7. Inductive Switching Measurements **Figure 8. Inductive Switching Times** #### **SWITCHING TIMES NOTE** In resistive switching circuits, rise, fall, and storage times have been defined and apply to both current and voltage waveforms since they are in phase. However, for inductive loads which are common to SWITCHMODE power supplies and hammer drivers, current and voltage waveforms are not in phase. Therefore, separate measurements must be made on each waveform to determine the total switching time. For this reason, the following new terms have been defined. $t_{sv}$ = Voltage Storage Time, 90% $I_{B1}$ to 10% $V_{CEM}$ $t_{rv}$ = Voltage Rise Time, 10–90% $V_{CEM}$ $t_{fi}$ = Current Fall Time, 90–10% $I_{CM}$ $t_{ti}$ = Current Tail, 10–2% $I_{CM}$ $t_c$ = Crossover Time, 10% $V_{CEM}$ to 10% $I_{CM}$ An enlarged portion of the inductive switching waveform is shown in Figure 7 to aid on the visual identity of these terms. For the designer, there is minimal switching loss during storage time and the predominant switching power losses occur during the crossover interval and can be obtained using the standard equation from AN–222A: $P_{SWT} = 1/2 V_{CC}I_C(t_c)f$ In general, $t_{rv} + t_{fi} \approx t_c$ . However, at lower test currents this relationship may not be valid. As is common with most switching transistors, resistive switching is specified at 25°C and has become a benchmark for designers. However, for designers of high frequency converter circuits, the user oriented specifications which make this a "SWITCHMODE" transistor are the inductive switching speeds (t<sub>c</sub> and t<sub>sv</sub>) which are guaranteed at 100°C. Figure 9. Turn-On Switching Times Figure 10. Turn-Off Switching Time Figure 11. Typical Thermal Response $[Z_{\theta,JC}(t)]$ The Safe Operating Area figures shown in Figures 12 and 13 are specified for these devices under the test conditions shown. #### 100 ជន IC, COLLECTOR CURRENT (AMPS) 5.0 2.0 T<sub>C</sub> = 1.0 0.5 BONDING WIRE LIMI 0.2 THERMAL LIMIT (SINGLE PULSE) SECOND BREAKDOWN LIMI' 0.05 MJE5850 MJE5851 MJE5852 0.02 7.0 10 20 40 70 300 400 500 100 200 V<sub>CE</sub>, COLLECTOR-EMITTER VOLTAGE (VOLTS) Figure 12. Maximum Forward Bias Safe Operating Area Figure 13. RBSOA, Maximum Reverse Bias Safe Operating Area Figure 14. Peak Reverse Base Current #### Safe Operating Area Information #### **Forward Bias** There are two limitations on the power handling ability of a transistor average junction temperature and second breakdown. Safe operating area curves indicate $I_C - V_{CE}$ limits of the transistor that must be observed for reliable operation, i.e., the transistor must not be subjected to greater dissipation than the curves indicate. The data of Figure 12 is based on $T_C = 25^{\circ}C$ ; $T_{J(pk)}$ is variable depending on power level. Second breakdown pulse limits are valid for duty cycles to 10% but must be derated when $T_C \ge 25^{\circ}C$ . Second breakdown limitations do not derate the same as thermal limitations. Allowable current at the voltages shown on Figure 12 may be found at any case temperature by using the appropriate curve on Figure 15. $T_{J(pk)}$ may be calculated from the data in Figure 11. At high case temperatures, thermal limitations will reduce the power that can be handled to values less than the limitations imposed by second breakdown. #### **Reverse Bias** For inductive loads, high voltage and high current must be sustained simultaneously during turn-off, in most cases, with the base to emitter junction reverse biased. Under these conditions the collector voltage must be held to a safe level at or below a specific value of collector current. This can be accomplished by several means such as active clamping, RC snubbing, load line shaping, etc. The safe level for these devices is specified as Reverse Bias Safe Operating Area and represents the voltage-current condition allowable during reverse biased turn-off. This rating is verified under clamped conditions so that the device is never subjected to an avalanche mode. Figure 13 gives the RBSOA characteristics. Figure 15. Forward Bias Power Derating ## **ORDERING INFORMATION** | Device | Package | Shipping | |----------|---------------------|-----------------| | MJE5850G | TO-220<br>(Pb-Free) | 50 Units / Rail | | MJE5851G | TO-220<br>(Pb-Free) | 50 Units / Rail | | MJE5852G | TO-220<br>(Pb-Free) | 50 Units / Rail | #### PACKAGE DIMENSIONS TO-220 CASE 221A-09 **ISSUE AG** #### NOTES: - DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. - CONTROLLING DIMENSION: INCH. - DIMENSION Z DEFINES A ZONE WHERE ALL BODY AND LEAD IRREGULARITIES ARE ALLOWED. | | INCHES | | MILLIN | IETERS | |-----|--------|-------|--------|--------| | DIM | MIN | MAX | MIN | MAX | | Α | 0.570 | 0.620 | 14.48 | 15.75 | | В | 0.380 | 0.405 | 9.66 | 10.28 | | С | 0.160 | 0.190 | 4.07 | 4.82 | | D | 0.025 | 0.036 | 0.64 | 0.91 | | F | 0.142 | 0.161 | 3.61 | 4.09 | | G | 0.095 | 0.105 | 2.42 | 2.66 | | Н | 0.110 | 0.161 | 2.80 | 4.10 | | J | 0.014 | 0.025 | 0.36 | 0.64 | | K | 0.500 | 0.562 | 12.70 | 14.27 | | L | 0.045 | 0.060 | 1.15 | 1.52 | | N | 0.190 | 0.210 | 4.83 | 5.33 | | Q | 0.100 | 0.120 | 2.54 | 3.04 | | R | 0.080 | 0.110 | 2.04 | 2.79 | | S | 0.045 | 0.055 | 1.15 | 1.39 | | T | 0.235 | 0.255 | 5.97 | 6.47 | | U | 0.000 | 0.050 | 0.00 | 1.27 | | ٧ | 0.045 | | 1.15 | | | Z | | 0.080 | | 2.04 | STYLE 1: PIN 1. BASE - COLLECTOR - **EMITTER** - COLLECTOR ON Semiconductor and (III) are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC owns the rights to a number of patents, trademarks, ON semiconductor and war registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC wors the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent—Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implications the product could receive a situation where surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. ## **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA **Phone**: 303–675–2175 or 800–344–3860 Toll Free USA/Canada **Fax**: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81–3–5817–1050 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative