## Fast CMOS 3.3V 16-Bit **Transparent Latch** #### **Product Features** - Compatible with LCX<sup>TM</sup> and LVT<sup>TM</sup> families of products - Supports 5V Tolerant Mixed Signal Mode Operation - Input can be 3V or 5V - Output can be 3V or connected to 5V bus - Advanced Low Power CMOS Operation - Excellent output drive capability: Balanced drives (24 mA sink and source) - Pin compatible with industry standard double-density pinouts - Low ground bounce outputs - Hysteresis on all inputs - Industrial operating temperature range: -40°C to +85°C - Multiple center pins and distributed Vcc/GND pins minimize switching noise - Packages available: - -48-pin 240 mil wide thin plastic TSSOP (A) - -48-pin 300 mil wide plastic SSOP (V) ### **Product Description** Pericom Semiconductor's PI74LPT series of logic circuits are produced in the Company's advanced 0.6 micron CMOS technology, achieving industry leading speed grades. The PI74LPT16373 is a 16-bit transparent latch designed with 3-state outputs and are intended for bus oriented applications. The Output Enable and Latch Enable controls are organized to operate as two 8-bit latches or one 16-bit latch. When Latch Enable (LE) is HIGH, the flip-flops appear transparent to the data. The data that meets the set-up time when LE is LOW is latched. When $\overline{OE}$ is HIGH, the bus output is in the high impedance state. The PI74LPT16373 can be driven from either 3.3V or 5.0V devices allowing this device to be used as a translator in a mixed 3.3/5.0V system. ### **Logic Block Diagram** 1 PS2069A 01/16/97 # **Product Pin Description** | Pin Name | Description | |----------|-------------------------------------------| | xŌĒ | 3-State Output Enable Inputs (Active LOW) | | xLE | Latch Enable Inputs (Active HIGH) | | xDx | Data Inputs | | xOx | 3-State Outputs | | GND | Ground | | Vcc | Power | ### **Truth Table** | | Outputs <sup>(1)</sup> | | | |-----|------------------------|-----|-----| | xDx | xLE | хŌЕ | xOx | | Н | Н | L | Н | | L | Н | L | L | | X | X | Н | Z | ### Note: 1. H = High Voltage Level, X = Don't Care, L = Low Voltage Level, Z = High Impedance ## **Product Pin Configuration** ## **Capacitance** (TA = $25^{\circ}$ C, f = 1 MHz) | Parameters <sup>(1)</sup> | Description | <b>Test Conditions</b> | Тур | Max. | Units | |---------------------------|--------------------|------------------------|-----|------|-------| | Cin | Input Capacitance | $V_{IN} = 0V$ | 4.5 | 6 | pF | | Соит | Output Capacitance | $V_{OUT} = 0V$ | 5.5 | 8 | pF | ### Note: 1. This parameter is determined by device characterization but is not production tested. ### **Maximum Ratings** (Above which the useful life may be impaired. For user guidelines, not tested.) | Storage Temperature | |----------------------------------------------------------------------| | Ambient Temperature with Power Applied—40°C to +85°C | | Supply Voltage to Ground Potential (Inputs & Vcc Only)0.5V to +7.0V | | Supply Voltage to Ground Potential (Outputs & D/O Only)0.5V to +7.0V | | DC Input Voltage0.5V to +7.0V | | DC Output Current | | Power Dissipation | #### Note: Stresses greater than those listed under MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. ### **DC Electrical Characteristics** (Over the Operating Range, $TA = -40^{\circ}C$ to $+85^{\circ}C$ , VCC = 2.7V to 3.6V) | Parameters | Description | Test Condit | Min. | <b>Typ</b> <sup>(2)</sup> | Max. | Units | | |------------|--------------------------------------|-------------------------------------------|---------------------------------------------------------------|---------------------------|------|-------|----| | VIH | Input HIGH Voltage (Input pins) | Guaranteed Logic HIGH Level | | 2.2 | | 5.5 | V | | | Input HIGH Voltage (I/O pins) | | 2.0 | _ | 5.5 | V | | | VIL | Input LOW Voltage | Guaranteed Logic LOW L | evel | -0.5 | _ | 0.8 | V | | | (Input and I/O pins) | | | | | | | | Іін | Input HIGH Current (Input pins) | $V_{CC} = Max.$ | $V_{IN} = 5.5V$ | _ | — | ±1 | μΑ | | | Input HIGH Current (I/O pins) | $V_{CC} = Max.$ | $V_{IN} = V_{CC}$ | — | — | ±1 | μΑ | | IIL | Input LOW Current (Input pins) | $V_{CC} = Max.$ | $V_{IN} = GND$ | _ | _ | ±1 | μΑ | | | Input LOW Current (I/O pins) | $V_{CC} = Max.$ | $V_{IN} = GND$ | | — | ±1 | μA | | Іохн | High Impedance Output Current | $V_{CC} = Max.$ | $V_{CC} = Max.$ $V_{OUT} = 5.5V$ | | _ | ±1 | μA | | Iozl | (3-State Output pins) | $V_{CC} = Max.$ | | _ | ±1 | μΑ | | | Vik | Clamp Diode Voltage | $V_{CC} = Min., I_{IN} = -18 \text{ mA}$ | _ | -0.7 | -1.2 | V | | | Iодн | Output HIGH Current | $V_{CC} = 3.3V$ , $V_{IN} = V_{IH}$ or | -36 | -60 | -110 | mA | | | Iodl | Output LOW Current | $V_{CC} = 3.3V$ , $V_{IN} = V_{IH}$ or | 50 | 90 | 200 | mA | | | Vон | Output HIGH Voltage | Vcc = Min. | $V_{CC} = Min.$ $I_{OH} = -0.1 \text{ mA}$ | | | _ | V | | | | $V_{IN} = V_{IH} \text{ or } V_{IL}$ | $V_{IN} = V_{IH} \text{ or } V_{IL}$ $I_{OH} = -3 \text{ mA}$ | | 3.0 | _ | V | | | | $V_{CC} = 3.0V$ , | Iон = $-8 mA$ | 2.4(5) | 3.0 | _ | V | | | | $V_{IN} = V_{IH} \text{ or } V_{IL}$ | IoH = -24 mA | 2.0 | _ | — | | | Vol | Output LOW Voltage | $V_{CC} = Min.$ | IoL = 0.1 mA | _ | _ | 0.2 | V | | | | $V_{IN} = V_{IH} \text{ or } V_{IL}$ | Iol = 16 mA | _ | 0.2 | 0.4 | V | | | | | IoL = 24 mA | _ | 0.3 | 0.5 | V | | Ios | Short Circuit Current <sup>(4)</sup> | $V_{CC} = Max.^{(3)}, V_{OUT} = GN$ | -60 | -85 | -240 | mA | | | Ioff | Power Down Disable | $V_{CC} = 0V$ , $V_{IN}$ or $V_{OUT} \le$ | _ | _ | ±100 | μΑ | | | VH | Input Hysteresis | | | 150 | | mV | | #### **Notes:** - 1. For Max. or Min. conditions, use appropriate value specified under Electrical Characteristics for the applicable device type. - 2. Typical values are at Vcc = 3.3V, $+25^{\circ}C$ ambient and maximum loading. - 3. Not more than one output should be shorted at one time. Duration of the test should not exceed one second. - 4. This parameter is guaranteed but not tested. - 5. VoH = $V_{CC} 0.6V$ at rated current. ### **Power Supply Characteristics** | Parameters | Description | cription Test Conditions <sup>(1)</sup> | | | <b>Typ</b> <sup>(2)</sup> | Max. | Units | |------------|---------------------------------------------------|-------------------------------------------------------------------------------------------|--------------------------------------------|--|---------------------------|--------------------|------------| | Icc | Quiescent Power Supply Current | Vcc = Max. | V <sub>IN</sub> = GND or V <sub>CC</sub> | | 0.1 | 10 | μΑ | | ΔΙcc | Quiescent Power Supply Current<br>TTL Inputs HIGH | Vcc = Max. | $V_{\rm IN} = V_{\rm CC} - 0.6V^{(3)}$ | | 2.0 | 30 | μА | | Іссъ | Dynamic Power Supply <sup>(4)</sup> | Vcc = Max., Outputs Open xOE = GND xLE = Vcc One Bit Toggling 50% Duty Cycle | Vin = Vcc<br>Vin = GND | | 50 | 75 | μA/<br>MHz | | Ic | Total Power Supply<br>Current <sup>(6)</sup> | Vcc = Max., Outputs Open fi = 10 MHz 50% Duty Cycle xOE = GND xLE = Vcc One Bit Toggling | $V_{IN} = V_{CC} - 0.6V$<br>$V_{IN} = GND$ | | 0.6 | 2.3 | mA | | | | Vcc = Max., Outputs Open fi = 2.5 MHz 50% Duty Cycle xOE = GND xLE = Vcc 16 Bits Toggling | Vin = Vcc - 0.6V<br>Vin = GND | | 2.1 | 4.7 <sup>(5)</sup> | | #### **Notes:** - 1. For Max. or Min. conditions, use appropriate value specified under Electrical Characteristics for the applicable device. - 2. Typical values are at Vcc = 3.3V, $+25^{\circ}C$ ambient. - 3. Per TTL driven input; all other inputs at Vcc or GND. - 4. This parameter is not directly testable, but is derived for use in Total Power Supply Calculations. - 5. Values for these conditions are examples of the Icc formula. These limits are guaranteed but not tested. - 6. Ic = Iquiescent + Inputs + Idynamic - $IC = ICC + \Delta ICC DhNT + ICCD (fCP/2 + fiNi)$ - Icc = Quiescent Current (Iccl, Icch and Iccz) - $\Delta Icc$ = Power Supply Current for a TTL High Input - DH = Duty Cycle for TTL Inputs High - NT = Number of TTL Inputs at DH - ICCD = Dynamic Current Caused by an Input Transition Pair (HLH or LHL) - fcp = Clock Frequency for Register Devices (Zero for Non-Register Devices) - NCP = Number of Clock Inputs at fCP - fi = Input Frequency - N<sub>I</sub> = Number of Inputs at fi - All currents are in milliamps and all frequencies are in megahertz. ## Switching Characteristics over Operating Range<sup>(1)</sup> | | | | LPT16373 | | LPT16373A | | LPT16373C | | | |------------|--------------------------------|---------------------------|--------------------|-----|--------------------|-----|--------------------|-----|------| | | | | Com. | | Com. | | Com. | | | | Parameters | Description | Conditions <sup>(2)</sup> | Min <sup>(3)</sup> | Max | Min <sup>(3)</sup> | Max | Min <sup>(3)</sup> | Max | Unit | | tplh | Propagation Delay | CL = 50 pF | 1.5 | 7.0 | 1.5 | 5.2 | 1.5 | 4.2 | ns | | tphl | xDx to xOx | $R_L = 500\Omega$ | | | | | | | | | tplh | Propagation Delay | | 2.0 | 7.0 | 2.0 | 6.5 | 2.0 | 5.5 | ns | | tphl | xLE to xOx | | | | | | | | | | tpzh | Output Enable Time | | 1.5 | 7.2 | 1.5 | 6.5 | 1.5 | 5.5 | ns | | tpzl | $x\overline{OE}$ to $xOx$ | | | | | | | | | | tphz | Output Disable Time(4) | | 1.5 | 7.2 | 1.5 | 5.5 | 1.5 | 5.0 | ns | | tplz | $x\overline{OE}$ to $xOx$ | | | | | | | | | | tsu | Setup Time HIGH | | 2.0 | | 2.0 | | 2.0 | | ns | | | or LOW, xDx to xLE | | | | | | | | | | tн | Hold Time HIGH | | 1.5 | | 1.5 | | 1.5 | | ns | | | or LOW, xDx to xLE | | | | | | | | | | tw | xLE Pulse Width <sup>(4)</sup> | | 6.0 | | 5.0 | | 5.0 | | ns | | | HIGH | | | | | | | | | | tsk(o) | Output Skew <sup>(5)</sup> | | | 0.5 | | 0.5 | | 0.5 | ns | ### **Notes:** - 1. Propagation Delays and Enable/Disable times are with $Vcc = 3.3V \pm 0.3V$ , normal range. For Vcc = 2.7V, extended range, all Propagation Delays and Enable/Disable times should be degraded by 20%. - 2. See test circuit and waveforms. - 3. Minimum limits are guaranteed but not tested on Propagation Delays. - 4. This parameter is guaranteed but not production tested. - 5. Skew between any two outputs, of the same package, switching in the same direction. This parameter is guaranteed by design.