# 1:6 LOW JITTER UNIVERSAL BUFFER/LEVEL TRANSLATOR WITH 2:1 INPUT MUX AND INDIVIDUAL OF #### **Features** - 6 differential or 12 LVCMOS outputs Low output-output skew: <50 ps - Ultra-low additive jitter: 100 fs rms - Wide frequency range: 1 to 725 MHz - Any-format input with pin selectable output formats: LVPECL, Low Power LVPECL, LVDS, CML, HCSL, **LVCMOS** - 2:1 mux with hot-swappable inputs - Glitchless input clock switching - Synchronous output enable - Individual output enable - Low propagation delay variation: <400 ps - Independent V<sub>DD</sub> and V<sub>DDO</sub>: 1.8/2.5/3.3 V - Excellent power supply noise rejection (PSRR) - Selectable LVCMOS drive strength to tailor jitter and EMI performance - Small size: 32-QFN (5x5 mm) - RoHS compliant, Pb-free - Industrial temperature range: -40 to +85 °C # See page 25. #### **Applications** - High-speed clock distribution - Ethernet switch/router - Optical Transport Network (OTN) - SONET/SDH - PCI Express Gen 1/2/3 - Storage - Telecom - Industrial - Servers - Backplane clock distribution ### **Description** The Si53304 is an ultra low jitter six output differential buffer with pin-selectable output clock signal format and individual OE. The Si53304 features a 2:1 mux with glitchless switching, making it ideal for redundant clocking applications. The Si53304 utilizes Silicon Laboratories' advanced CMOS technology to fanout clocks from 1 to 725 MHz with guaranteed low additive jitter, low skew, and low propagation delay variability. The Si53304 features minimal cross-talk and provides superior supply noise rejection, simplifying low jitter clock distribution in noisy environments. Independent core and output bank supply pins provide integrated level translation without the need for external circuitry. #### **Functional Block Diagram** Patents pending # Si53304 # TABLE OF CONTENTS | <u>Section</u> | <u>Page</u> | |------------------------------------------------------------|-------------| | 1. Electrical Specifications | | | 2. Functional Description | | | 2.1. Universal, Any-Format Input | | | 2.2. Input Bias Resistors | | | 2.3. Universal, Any-Format Output Buffer | | | 2.4. Glitchless Clock Input Switching | | | 2.5. Synchronous Output Enable | | | 2.6. Input Mux and Output Enable Logic | | | 2.7. Power Supply (V <sub>DD</sub> and V <sub>DDOX</sub> ) | | | 2.8. Output Clock Termination Options | | | 2.9. AC Timing Waveforms | | | 2.10. Typical Phase Noise Performance | | | 2.11. Input Mux Noise Isolation | | | 2.12. Power Supply Noise Rejection | 21 | | 3. Pin Description: 32-Pin QFN | | | 4. Ordering Guide | | | 5. Package Outline | | | 5.1. 5x5 mm 32-QFN Package Diagram | | | 6. PCB Land Pattern | | | 6.1. 5x5 mm 32-QFN Package Land Pattern | | | 7. Top Marking | | | 7.1. Si53304 Top Marking | | | 7.2. Top Marking Explanation | | | Contact Information | | # 1. Electrical Specifications **Table 1. Recommended Operating Conditions** | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |----------------------------------------|-----------------|-------------------------------------------|------|-----|------|------| | Ambient Operating<br>Temperature | T <sub>A</sub> | | -40 | _ | 85 | °C | | Supply Voltage Range* | $V_{DD}$ | LVDS, CML, HCSL, LVCMOS | 1.71 | 1.8 | 1.89 | V | | | | LVPECL, low power LVPECL, | 2.38 | 2.5 | 2.63 | V | | | | LVDS, CML, HCSL, LVCMOS | 2.97 | 3.3 | 3.63 | V | | Output Buffer Supply | $V_{DDO}$ | LVDS, CML, HCSL, LVCMOS | 1.71 | _ | 1.89 | V | | Voltage* | | LVPECL, low power LVPECL, | 2.38 | _ | 2.63 | V | | | | LVDS, CML, HCSL, LVCMOS | 2.97 | _ | 3.63 | V | | *Note: Core supply V <sub>DD</sub> and | output buffer s | upplies V <sub>DDO</sub> are independent. | • | • | • | | **Table 2. Input Clock Specifications** (V<sub>DD</sub>=1.8 V $\pm$ 5%, 2.5 V $\pm$ 5%, or 3.3 V $\pm$ 10%, T<sub>A</sub>=–40 to 85 °C) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-------------------------------------------------|-----------------|----------------------------------------------------------|--------------------------|-----|--------------------------|------| | Differential Input Common<br>Mode Voltage | V <sub>CM</sub> | $V_{DD} = 2.5 \text{ V} \pm 5\%, 3.3 \text{ V} \pm 10\%$ | 0.05 | 1 | | V | | Input Swing<br>(single-ended, peak-to-<br>peak) | V <sub>IN</sub> | | 0.1 | _ | 1.1 | V | | Input Voltage High | V <sub>IH</sub> | | V <sub>DD</sub> x<br>0.7 | _ | _ | V | | Input Voltage Low | V <sub>IL</sub> | | _ | _ | V <sub>DD</sub> x<br>0.3 | V | | Input Capacitance | C <sub>IN</sub> | | _ | 5 | _ | pF | **Table 3. DC Common Characteristics** (V<sub>DD</sub> = 1.8 V $\pm$ 5%, 2.5 V $\pm$ 5%, or 3.3 V $\pm$ 10%, $T_A$ = –40 to 85 $^{\circ}C)$ | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------------|-------------------|-----------------------------------------------------------------------------|---------------|--------------|---------------|------| | Supply Current | I <sub>DD</sub> | | _ | TBD | 100 | mA | | Output Buffer | I <sub>DDOX</sub> | LVPECL (3.3 V) | _ | 35 | _ | mA | | Supply Current<br>(Per Clock Output) | | Low Power LVPECL (3.3 V) | _ | 30 | _ | mA | | @100 MHz | | LVDS (3.3 V) | _ | 20 | _ | mA | | | | CML (3.3 V) | _ | 30 | _ | mA | | | | HCSL, 100 MHz, 2 pF load (3.3 V) | _ | 35 | _ | mA | | | | CMOS (1.8 V, SFOUT = Open/0),<br>per output, C <sub>L</sub> = 5 pF, 200 MHz | _ | 5 | _ | mA | | | | CMOS (2.5 V, SFOUT = Open/0),<br>per output, C <sub>L</sub> = 5 pF, 200 MHz | _ | 8 | _ | mA | | | | CMOS (3.3 V, SFOUT = $0/1$ ), per output, C <sub>L</sub> = 5 pF, 200 MHz | _ | 15 | _ | mA | | Leakage Current | ΙL | Input leakage at all inputs except CLKIN, V <sub>IN</sub> = 0 V | _ | _ | TBD | μA | | | | Input leakage at CLKIN<br>V <sub>IN</sub> = 0 V | _ | _ | TBD | μA | | Voltage Reference | V <sub>REF</sub> | V <sub>REF</sub> pin | _ | VDD/2 | _ | V | | Input High Voltage | V <sub>IH</sub> | SFOUTX, DIVX<br>3-level input pins | 0.85 x<br>VDD | _ | _ | V | | Input Mid Voltage | V <sub>IM</sub> | SFOUTX, DIVX<br>3-level input pins | 0.45 x<br>VDD | 0.5 x<br>VDD | 0.55 x<br>VDD | V | | Input Low Voltage | V <sub>IL</sub> | SFOUTX, DIVXpin 3-level input pins | _ | _ | 0.15 x<br>VDD | V | | Internal Pull-down<br>Resistor | R <sub>DOWN</sub> | CLK_SEL, DIVA, DIVB, SFOUTA[1],<br>SFOUTB[1] | _ | 25 | _ | kΩ | | Internal Pull-up<br>Resistor | R <sub>UP</sub> | SFOUTA[1], SFOUTB[1], DIVA,<br>DIVB, OEX, OEX | _ | 25 | | kΩ | Table 4. DC Characteristics—LVPECL and Low Power LVPECL $(V_{DD} = 2.5 \text{ V} \pm 5\%, \text{ or } 3.3 \text{ V} \pm 10\%, T_A = -40 \text{ to } 85 \,^{\circ}\text{C})$ | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |----------------------------------|------------------|------------------------------------------------------------------|------------------------------|------|------------------------------|------| | Output Voltage High | V <sub>OH</sub> | $R_L = 50 \Omega$ to $V_{DDOX}$ -2V | V <sub>DDOX</sub> –<br>1.145 | _ | V <sub>DDOX</sub> – 0.895 | V | | Output Voltage Low | V <sub>OL</sub> | $R_L = 50 \Omega$ to $V_{DDOX}$ -2V | V <sub>DDOX</sub> –<br>1.945 | _ | V <sub>DDOX</sub> –<br>1.695 | V | | Output DC Common<br>Mode Voltage | V <sub>COM</sub> | | V <sub>DDOX</sub> –<br>1.895 | _ | V <sub>DDOX</sub> –<br>1.425 | V | | Single-Ended<br>Output Swing | V <sub>SE</sub> | Terminate unused outputs to $R_L = 50 \Omega$ to $V_{DDOX}$ -2 V | 0.25 | 0.60 | 0.85 | V | #### Table 5. DC Characteristics—CML (V<sub>DD</sub> = 1.8 V $\pm$ 5%, 2.5 V $\pm$ 5%, or 3.3 V $\pm$ 10%, $T_A$ = –40 to 85 $^{\circ}C)$ | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |------------------------------|-----------------|----------------------------------------------------|-----|-----|-----|------| | Single-Ended Output<br>Swing | V <sub>SE</sub> | Terminated as shown in Figure 8 (CML termination). | 300 | 400 | 500 | mV | ## Table 6. DC Characteristics—LVDS (V<sub>DD</sub> = 1.8 V $\pm$ 5%, 2.5 V $\pm$ 5%, or 3.3 V $\pm$ 10%, $T_A$ = –40 to 85 $^{\circ}C)$ | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-------------------------------------------------------------------|-------------------|----------------------------------------------------------------------------------------------|------|------|------|------| | Single-Ended Output<br>Swing | $V_{SE}$ | $R_L = 100 \Omega$ across $Q_N$ and $\overline{Q}_N$ | 247 | | 454 | mV | | Output Common<br>Mode Voltage<br>(V <sub>DDO</sub> =2.5V or 3.3V) | V <sub>COM1</sub> | $V_{DDOX}$ = 2.38 to 2.63 V, 2.97 to 3.63 V, $R_L$ = 100 Ω across $Q_N$ and $\overline{Q}_N$ | 1.10 | 1.25 | 1.35 | V | | Output Common<br>Mode Voltage<br>(V <sub>DDO</sub> =1.8V) | V <sub>COM2</sub> | $V_{DDOX}$ = 1.71 to 1.89 V,<br>$R_L$ = 100 $\Omega$ across $Q_N$<br>and $\overline{Q}_N$ | 0.85 | 0.97 | 1.10 | V | ## Table 7. DC Characteristics—LVCMOS (V<sub>DD</sub> = 1.8 V $\pm$ 5%, 2.5 V $\pm$ 5%, or 3.3 V $\pm$ 10%,T<sub>A</sub> = –40 to 85 $^{\circ}\text{C})$ | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | | |--------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|----------------|----------------------------|-----|----------------------------|------|--| | Output Voltage High* | V <sub>OH</sub> | | 0.8 x<br>V <sub>DDOX</sub> | _ | _ | V | | | Output Voltage Low* | V <sub>OL</sub> | | _ | | 0.2 x<br>V <sub>DDOX</sub> | V | | | *Note: I <sub>OH</sub> and I <sub>OL</sub> per t | Note: I <sub>OH</sub> and I <sub>OL</sub> per the Output Signal Format Table for specific V <sub>DDOX</sub> and SFOUTX settings. | | | | | | | ## Table 8. DC Characteristics—HCSL (V<sub>DD</sub> = 1.8 V $\pm$ 5%, 2.5 V $\pm$ 5%, or 3.3 V $\pm$ 10%, T<sub>A</sub> = –40 to 85 $^{\circ}\text{C}$ ) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |------------------------------|-----------------|--------------------------|------|-----|-----|------| | Output Voltage High | V <sub>OH</sub> | $R_L = 50 \Omega$ to GND | 550 | 700 | 850 | mV | | Output Voltage Low | V <sub>OL</sub> | $R_L = 50 \Omega$ to GND | -150 | 0 | 150 | mV | | Single-Ended<br>Output Swing | $V_{SE}$ | $R_L = 50 \Omega$ to GND | _ | 700 | | mV | | Crossing Voltage | V <sub>C</sub> | $R_L = 50 \Omega$ to GND | 250 | 350 | 550 | mV | **Table 9. AC Characteristics** (V<sub>DD</sub> = 1.8 V $\pm$ 5%, 2.5 V $\pm$ 5%, or 3.3 V $\pm$ 10%, $T_A$ = –40 to 85 $^{\circ}C)$ | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------------------------|---------------------------------------|-----------------------------------------------------------------------------------------------------------|------|-----|-----|------| | Frequency | F | LVPECL, low power LVPECL,<br>LVDS, CML, HCSL | 1 | _ | 725 | MHz | | | | LVCMOS | 1 | _ | 200 | MHz | | Duty Cycle Note: 50% input duty | D <sub>C</sub> | 200 MHz, 50 $\Omega$ to V <sub>DD</sub> /2, 20/80% T <sub>R</sub> /T <sub>F</sub> <10% of period (LVCMOS) | TBD | TBD | TBD | % | | cycle. | | 20/80% T <sub>R</sub> /T <sub>F</sub> <10% of period<br>(Differential) | 48 | 50 | 52 | % | | Minimum Input Clock<br>Slew Rate <sup>1</sup> | SR | Required to meet prop delay and additive jitter specifications (20–80%) | 0.75 | _ | _ | V/ns | | Output Rise/Fall Time | T <sub>R</sub> /T <sub>F</sub> | LVPECL, LVDS, CML, HCSL, 20/80% | | | 350 | ps | | | | 200 MHz, 50 Ω, 20/80%,<br>2 pF load (LVCMOS) | TBD | TBD | 750 | ps | | Minimum Input Pulse<br>Width | T <sub>W</sub> | | 500 | _ | _ | ps | | Additive Jitter<br>(Differential Clock<br>Input) | J | $V_{DD}$ = 2.5/3.3 V, LVPECL/LVDS,<br>F = 725 MHz, 0.75 V/ns<br>input slew rate | _ | 60 | 80 | fs | | Propagation Delay | T <sub>PLH,</sub><br>T <sub>PHL</sub> | Low to high, high to low<br>Single-ended | TBD | _ | TBD | ns | | | | Low to high, high to low<br>Differential | TBD | _ | TBD | ns | | Output Enable Time <sup>2</sup> | T <sub>EN</sub> | F = 1 MHz | _ | 2 | _ | μS | | | | F = 100 MHz | _ | 60 | _ | ns | | | | F = 725 MHz | _ | 50 | _ | ns | | Output Disable Time <sup>2</sup> | T <sub>DIS</sub> | F = 1 MHz | _ | 2 | _ | μS | | | | F = 100 MHz | _ | 25 | _ | ns | | | | F = 725 MHz | _ | 15 | _ | ns | #### Notes: - 1. For clock division applications, a minimum input clock slew rate of 30 mV/ns is required. - 2. See Figure 4. - 3. Defined as skew between outputs on different devices operating at the same supply voltages, temperatures, and equal load conditions. Using the same type of inputs on each device, the outputs are measured at the differential cross points. - **4.** Measured for 156.25 MHz carrier frequency. Sine-wave noise added to V<sub>DDOX</sub> (1.8V=50mV<sub>PP</sub>, 2.5/3.3V=100mV<sub>PP</sub>) and noise spur amplitude measured. See AN491 for further details. ## **Table 9. AC Characteristics (Continued)** (V<sub>DD</sub> = 1.8 V $\pm$ 5%, 2.5 V $\pm$ 5%, or 3.3 V $\pm$ 10%, T<sub>A</sub> = –40 to 85 °C) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------|-----------------|----------------------------------------------------------------------------|-----|-----|-----|------| | Output to Output<br>Skew | T <sub>SK</sub> | Identical Configuration, Single-ended ( $\mathbf{Q_N}$ to $\mathbf{Q_M}$ ) | _ | | 100 | ps | | | | Identical Configuration, Differential ( $Q_N$ to $Q_M$ ) | _ | _ | 50 | ps | | Part to Part Skew <sup>3</sup> | T <sub>PS</sub> | Identical configuration | _ | 50 | | ps | | Power Supply Noise | PSRR | 10 kHz sinusoidal noise | _ | -90 | _ | dBc | | Rejection <sup>4</sup> | | 100 kHz sinusoidal noise | _ | -90 | _ | dBc | | | | 500 kHz sinusoidal noise | _ | -80 | _ | dBc | | | | 1 MHz sinusoidal noise | _ | -70 | _ | dBc | #### Notes: - 1. For clock division applications, a minimum input clock slew rate of 30 mV/ns is required. - 2. See Figure 4. - 3. Defined as skew between outputs on different devices operating at the same supply voltages, temperatures, and equal load conditions. Using the same type of inputs on each device, the outputs are measured at the differential cross points. - **4.** Measured for 156.25 MHz carrier frequency. Sine-wave noise added to V<sub>DDOX</sub> (1.8V=50mV<sub>PP</sub>, 2.5/3.3V=100mV<sub>PP</sub>) and noise spur amplitude measured. See AN491 for further details. **Table 10. Thermal Conditions** | Parameter | Symbol | Test Condition | Value | Unit | |--------------------------------------------|-------------------|----------------|-------|------| | Thermal Resistance,<br>Junction to Ambient | $\theta_{JA}$ | Still air | 49.6 | °C/W | | Thermal Resistance,<br>Junction to Case | $\theta_{\sf JC}$ | Still air | 32.3 | °C/W | **Table 11. Absolute Maximum Ratings** | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------------|-------------------|-------------------------------------------------------|-------------|-----|--------------------------|------| | Storage Temperature | T <sub>S</sub> | | <b>-</b> 55 | _ | 150 | °C | | Supply Voltage | $V_{DD}$ | | -0.5 | _ | 3.8 | V | | Input Voltage | V <sub>IN</sub> | | -0.5 | _ | V <sub>DD</sub> +<br>0.3 | V | | Output Voltage | V <sub>OUT</sub> | | _ | _ | V <sub>DD</sub> +<br>0.3 | V | | ESD Sensitivity | HBM | HBM, 100 pF, 1.5 kΩ | 2000 | _ | _ | V | | ESD Sensitivity | CDM | | 500 | _ | _ | V | | Peak Soldering Reflow<br>Temperature | T <sub>PEAK</sub> | Pb-Free; Solder reflow profile per<br>JEDEC J-STD-020 | _ | _ | 260 | °C | | Maximum Junction<br>Temperature | TJ | | _ | _ | 125 | °C | **Note:** Stresses beyond those listed in this table may cause permanent damage to the device. Functional operation specification compliance is not implied at these conditions. Exposure to maximum rating conditions for extended periods may affect device reliability. ## 2. Functional Description The Si53304 is a low jitter, low skew 1:6 differential buffer with an integrated 2:1 input mux and individual OE control. The device has a universal input that accepts most common differential or LVCMOS input signals. A clock select pin control is used to select the active input clock. The selected clock input is routed to two independent banks of outputs. Each output bank features control pins to select signal format setting and LVCMOS drive strength. In addition, each clock output has an independent OE pin for individual clock enable/disable. ### 2.1. Universal, Any-Format Input The Si53304 has a universal input stage that enables simple interfacing to a wide variety of clock formats, including LVPECL, LVCMOS, LVDS, HCSL, and CML. Tables 12 and 13 summarize the various input ac- and dc-coupling options supported by the device. Figures 1 and 2 show the recommended input clock termination options. | | LVPECL | | LVC | MOS | LV | DS | |-----------|-----------|-----------|-----------|-----------|-----------|-----------| | | AC-Couple | DC-Couple | AC-Couple | DC-Couple | AC-Couple | DC-Couple | | 1.8 V | N/A | N/A | No | Yes | Yes | No | | 2.5/3.3 V | Yes | Yes | No | Yes | Yes | Yes | Table 12. LVPECL, LVCMOS, and LVDS | Table | 13 | <b>HCSL</b> | and | CMI | |-------|----|-------------|-----|-------| | Iabic | | IICOL | anu | CIVIL | | | НС | SL | CML | | |-----------|---------------------|-------------|-----------|-----------| | | AC-Couple DC-Couple | | AC-Couple | DC-Couple | | 1.8 V | No | No | Yes | No | | 2.5/3.3 V | No | Yes (3.3 V) | Yes | No | Figure 1. Differential LVPECL, LVDS, CML AC-Coupled Input Termination Figure 2. LVCMOS DC-Coupled Input Termination Note: 33 Ohm series termination is optional depending on the location of the receiver. Figure 3. Differential DC-Coupled Input Terminations ### 2.2. Input Bias Resistors Internal bias resistors ensure a differential output low condition in the event that the clock inputs are not connected. The noninverting input is biased with a 18.75 k $\Omega$ pulldown to GND and a 75 k $\Omega$ pullup to V<sub>DD</sub>. The inverting input is biased with a 75 k $\Omega$ pullup to V<sub>DD</sub>. Figure 4. Input Bias Resistors ## 2.3. Universal, Any-Format Output Buffer The Si53304 has highly flexible output drivers that support a wide range of clock signal formats, including LVPECL, low power LVPECL, LVDS, CML, HCSL, and LVCMOS. SFOUTA[1] and SFOUTB[1] are 3-level inputs that can be pin-strapped to select the Bank A and Bank B clock signal formats, respectively. This feature enables the device to be used for format/level translation in addition to clock distribution, minimizing the number of unique buffer part numbers required in a typical application and simplifying design reuse. For EMI reduction applications, four LVCMOS drive strength options are available for each V<sub>DDO</sub> setting. SFOUTX[1] SFOUTX[0] $V_{DDOX} = 3.3 V$ $V_{DDOX} = 2.5 V$ $V_{DDOX} = 1.8 V$ Open\* Open\* **LVPECL LVPECL** N/A **LVDS** 0 LVDS LVDS 0 1 LVCMOS, 24mA drive LVCMOS, 18mA drive LVCMOS, 12mA drive LVCMOS, 12mA drive LVCMOS, 9mA drive 1 0 LVCMOS, 18mA drive LVCMOS, 9mA drive 1 1 LVCMOS, 12mA drive LVCMOS, 6mA drive Open\* 0 LVCMOS, 6mA drive LVCMOS, 4mA drive LVCMOS, 2mA drive Open\* 1 LVPECL Low power LVPECL Low power N/A 0 Open\* CML CML CML 1 **HCSL HCSL HCSL** Open\* **Table 14. Output Signal Format Selection** \*Note: SFOUTX[1:0] are 3-level input pins. Tie low for "0" setting. Tie high for "1" setting. When left open, the pin floats to V<sub>DD</sub>/2. ### 2.4. Glitchless Clock Input Switching The Si53304 features glitchless switching between two valid input clocks. Figure 5 illustrates that switching between input clocks does not generate runt pulses or glitches at the output. - 1. Q<sub>n</sub> continues with CLK0 for 2-3 falling edges of CLK0. - 2. Q<sub>n</sub> is disabled low for 2-3 falling edges of CLK1. - 3. $Q_n$ starts on the first rising edge after 1 + 2. Figure 5. Glitchless Input Clock Switch The Si53304 supports glitchless switching between clocks at the same frequency. In addition, the device supports glitchless switching between 2 input clocks that are up to 10x different in frequency. When a switchover to a new clock is made, the output will disable low after two or three clock cycles of the previously-selected input clock. The outputs will remain low for up to three clock cycles of the newly-selected clock, after which the outputs will start from the newly-selected input. In the case a switchover to an absent clock is made, the output will glitchlessly stop low and wait for edges of the newly selected clock. A switchover from an absent clock to a live clock will also be glitchless. Note that the CLK\_SEL input should not be toggled faster than 1/250th the frequency of the slower input clock. #### 2.5. Synchronous Output Enable The Si53304 features a synchronous output enable (disable) feature. Output enable is sampled and synchronized on the falling edge of the input clock. This feature prevents runt pulses from being generated when the outputs are enabled or disabled. Note 1. Outputs are disabled after 1 to 2 negative edges of the input clock. #### Figure 6. Synchronous Output Enable When OEx is low, Qx is held low and $\overline{Qx}$ is held high for differential output formats. For LVCMOS output format options, both Qx and $\overline{Qx}$ are held low when OEx is set low. By default, a clock output is enabled when its output enable pin is unconnected. ## 2.6. Input Mux and Output Enable Logic The Si53304 provides two clock inputs for applications that need to select between one of two clock sources. The CLK\_SEL pin selects the active clock input. The table below summarizes the input and output clock based on the input mux and output enable pin settings. **Table 15. Input Mux and Output Enable Logic** | CLK_SEL | CLK0 | CLK1 | OEx <sup>1</sup> | Qx <sup>2</sup> | |---------|------|------|------------------|-----------------| | L | L | X | Н | L | | L | Н | Х | Н | Н | | Н | Х | L | Н | L | | Н | Х | Н | Н | Н | | Х | Х | Х | L | L <sup>3</sup> | #### Notes: - 1. Output enable active high - 2. On the next negative transition of CLK0 or CLK1. - 3. Single-end: Qx = low, $\overline{Qx} = high$ Differential: Qx = low, $\overline{Qx} = high$ # 2.7. Power Supply (V<sub>DD</sub> and V<sub>DDOX</sub>) The device includes separate core ( $V_{DD}$ ) and output driver supplies ( $V_{DDOX}$ ). This feature allows the core to operate at a lower voltage than $V_{DDO}$ , reducing current consumption in mixed supply applications. The core $V_{DD}$ supports 3.3, 2.5, or 1.8 V. Each output bank has its own $V_{DDOX}$ supply, supporting 3.3, 2.5, or 1.8 V. ## 2.8. Output Clock Termination Options The recommended output clock termination options are shown below. Unused output clocks should be left floating. #### **DC Coupled LVPECL Termination Scheme 2** **3.3 V LVPECL:** $R_1 = 82.5$ Ohm, $R_2 = 127$ Ohm, $R_b = 120$ Ohm **2.5 V LVPECL:** $R_1 = 62.5$ Ohm, $R_2 = 250$ Ohm, $R_b = 90$ Ohm ### AC Coupled LVPECL Termination Scheme 2 **3.3 V LVPECL**: Rb = 120 Ohm **2.5 V LVPECL**: Rb = 90 Ohm **Figure 7. LVPECL Output Termination** #### **DC Coupled LVDS Termination** #### **AC Coupled LVDS Termination** #### **AC Coupled CML Termination** #### **DC Coupled HCSL Receiver Termination** #### **DC Coupled HCSL Source Termination** Figure 8. LVDS, CML, and HCSL Output Termination Figure 9. LVCMOS Output Termination Table 16. Recommended LVCMOS $\ensuremath{R_{\text{S}}}$ Series Termination | SFOUTX[1] | SFOUTX[0] | R <sub>S</sub> (ohms) | | | | |-----------|-----------|-----------------------|------|------|--| | | | 3.3V | 2.5V | 1.8V | | | 0 | 1 | 33 | 33 | 33 | | | 1 | 0 | 33 | 33 | 33 | | | 1 | 1 | 0 | 0 | 0 | | | Open | 0 | 0 | 0 | 0 | | # 2.9. AC Timing Waveforms Rise/Fall Time Figure 10. AC Waveforms ## 2.10. Typical Phase Noise Performance Source Jitter Total Jitter Figure 11. Si53304 Phase Noise Note: Measured single-endedly. Table 17. Si53304 Additive Jitter | Frequency<br>(MHz) | Source Jitter<br>(fs) | Total Jitter<br>(fs) | Additive Jitter<br>(fs) | |--------------------|-----------------------|----------------------|-------------------------| | 156.25 | 39.34 | 191.58 | 187.50 | | 312.5 | 30.26 | 106.37 | 101.98 | | 625 | 22.77 | 55.00 | 50.07 | ## 2.11. Input Mux Noise Isolation Figure 12. Input Mux Noise Isolation ## 2.12. Power Supply Noise Rejection The device supports on-chip supply voltage regulation to reject noise present on the power supply, simplifying low jitter operation in real-world environments. This feature enables robust operation alongside FPGAs, ASICs and SoCs and may reduce board-level filtering requirements. For more information, see AN491: Power Supply Rejection for Low Jitter Clocks. Figure 13. Power Supply Noise Rejection (100 mVpp Sinusoidal Power Supply Noise Applied) # 3. Pin Description: 32-Pin QFN **Table 18. Pin Description** | Pin | Name | Description | |-----|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | OE0 | Output enable—Output 0 When OE = high, the Q0 is enabled. When OE = low, Q is held low and $\overline{Q}$ is held high for differential formats. For LVCMOS, both Q and $\overline{Q}$ are held low when OE is set low. This pin contains an internal pull-up resistor. | | 2 | SFOUTA[1] | Output signal format control pin for Bank A Three level input control. Internally biased at $V_{DD}/2$ . Can be left floating or tied to ground or $V_{DD}$ . | | 3 | SFOUTA[0] | Output signal format control pin for Bank A Three level input control. Internally biased at $V_{DD}/2$ . Can be left floating or tied to ground or $V_{DD}$ . | | 4 | Q0 | Output clock 0 (complement) | | 5 | Q0 | Output clock 0 | | 6 | GND | Ground | | 7 | V <sub>DD</sub> | Core voltage supply Bypass with 1.0 $\mu F$ capacitor and place as close to the $V_{DD}$ pin as possible. | **Table 18. Pin Description (Continued)** | Pin | Name | Description | |-----|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 8 | CLK_SEL | Mux input select pin (LVCMOS) Clock inputs are switched without the introduction of glitches. When CLK_SEL is high, CLK1 is selected. When CLK_SEL is low, CLK0 is selected. CLK_SEL contains an internal pull-down resistor. | | 9 | OE1 | Output enable—Output 1 When OE = high, the Q1 is enabled. When OE = low, Q is held low and $\overline{Q}$ is held high for differential formats. For LVCMOS, both Q and $\overline{Q}$ are held low when OE is set low. This pin contains an internal pull-up resistor. | | 10 | CLK0 | Input clock 0 | | 11 | CLK0 | Input clock 0 (complement) When the CLK0 is driven by a single-end input, connect V <sub>REF</sub> to CLK0. CLK0 contains an internal pull-up resistor. | | 12 | OE2 | Output enable—Output 2 When OE = high, the Q2 is enabled. When OE = low, Q is held low and $\overline{Q}$ is held high for differential formats. For LVCMOS, both Q and $\overline{Q}$ are held low when OE is set low. OE2 contains an internal pull-up resistor. | | 13 | OE3 | Output enable—Output 3 When OE = high, the Q3 is enabled. When OE = low, Q is held low and $\overline{Q}$ is held high for differential formats. For LVCMOS, both Q and $\overline{Q}$ are held low when OE is set low. OE3 contains an internal pull-up resistor. | | 14 | CLK1 | Input clock 1 | | 15 | CLK1 | Input clock 1 (complement) When the CLK1 is driven by a single-end input, connect V <sub>REF</sub> to CLK1. CLK1 contains an internal pull-up resistor. | | 16 | OE4 | Output enable—Output 4 When OE = high, the Q4 is enabled. When OE = low, Q is held low and $\overline{Q}$ is held high for differential formats. For LVCMOS, both Q and $\overline{Q}$ are held low when OE is set low. This pin contains an internal pull-up resistor. | | 17 | $V_{REF}$ | Input reference voltage When driven by a LVCMOS clock input, connect the unused clock input to $V_{REF}$ and a 0.1 $\mu F$ cap to ground. When driven by a differential clock, do not connect the $V_{REF}$ pin. | | 18 | $V_{ extsf{DDOA}}$ | Output voltage supply—Bank A (Outputs: Q0 to Q2) Bypass with 1.0 $\mu$ F capacitor and place as close to the V <sub>DDOA</sub> pin as possible. | **Table 18. Pin Description (Continued)** | Pin | Name | Description | |------------|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 19 | $V_{ m DDOB}$ | Output voltage supply—Bank B (Outputs: Q3 to Q5) Bypass with 1.0 $\mu$ F capacitor and place as close to the V <sub>DDOB</sub> pin as possible. | | 20 | Q5 | Output clock 5 (complement) | | 21 | Q5 | Output clock 5 | | 22 | SFOUTB[0] | Output signal format control pin for Bank B Three level input control. Internally biased at $V_{DD}/2$ . Can be left floating or tied to ground or $V_{DD}$ . | | 23 | SFOUTB[1] | Output signal format control pin for Bank B Three level input control. Internally biased at $V_{DD}/2$ . Can be left floating or tied to ground or $V_{DD}$ . | | 24 | OE5 | Output enable—Output 5 When OE = high, the Q5 is enabled. When OE = low, Q is held low and $\overline{Q}$ is held high for differential formats. For LVCMOS, both Q and $\overline{Q}$ are held low when OE is set low. This pin contains an internal pull-up resistor. | | 25 | Q4 | Output clock 4 (complement) | | 26 | Q4 | Output clock 4 | | 27 | Q3 | Output clock 3 (complement) | | 28 | Q3 | Output clock 3 | | 29 | Q2 | Output clock 2 (complement) | | 30 | Q2 | Output clock 2 | | 31 | Q1 | Output clock 1 (complement) | | 32 | Q1 | Output clock 1 | | GND<br>Pad | GND | Ground Pad Power supply ground and thermal relief. | # 4. Ordering Guide | Part Number | Package | PB-Free, ROHS-6 | Temperature | |--------------|---------|-----------------|--------------| | Si53304-B-GM | 32-QFN | Yes | −40 to 85 °C | # 5. Package Outline ## 5.1. 5x5 mm 32-QFN Package Diagram Figure 14. Si53304 5x5 mm Package Diagram | Table | 40 | Dealcasa | D: | ! | |-------|-----|----------------|--------|--------| | rabie | ıy. | <b>Package</b> | Dillie | nsions | | Dimension | Min | Nom | Max | |-----------|----------|----------|------| | А | 0.80 | 0.85 | 1.00 | | A1 | 0.00 | 0.02 | 0.05 | | b | 0.18 | 0.25 | 0.30 | | С | 0.20 | 0.25 | 0.30 | | D | 5.00 BSC | | | | D2 | 2.00 | 2.15 | 2.30 | | е | 0.50 BSC | | | | Е | | 5.00 BSC | | | E2 | 2.00 | 2.15 | 2.30 | | L | 0.30 | 0.40 | 0.50 | | aaa | | 0.10 | | | bbb | 0.10 | | | | ccc | 0.08 | | | | ddd | 0.10 | | | | Notoci | | | | #### Notes: - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. Dimensioning and Tolerancing per ANSI Y14.5M-1994. - 3. This drawing conforms to the JEDEC Solid State Outline MO-220. ### 6. PCB Land Pattern ## 6.1. 5x5 mm 32-QFN Package Land Pattern Figure 15. Si53304 5x5 mm Package Land Pattern | Dimension | Min | Max | |-----------|----------|------| | C1 | 4.52 | 4.62 | | C2 | 4.52 | 4.62 | | Е | 0.50 BSC | | | X1 | 0.20 | 0.30 | Table 20. PCB Land Pattern | Dimension | Min | Max | |-----------|------|------| | X2 | 2.20 | 2.30 | | Y1 | 0.59 | 0.69 | | Y2 | 2.20 | 2.30 | | | | | #### Notes: #### General - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. This Land Pattern Design is based on the IPC-7351 guidelines. ### Solder Mask Design 1. All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be $60 \mu m$ minimum, all the way around the pad. #### Stencil Design - 1. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release. - 2. The stencil thickness should be 0.125 mm (5 mils). - **3.** The ratio of stencil aperture to land pad size should be 1:1 for all perimeter pads. - **4.** A 2x2 array of 0.75 mm square openings on 1.15 mm pitch should be used for the center ground pad. #### **Card Assembly** - 1. A No-Clean, Type-3 solder paste is recommended. - 2. The recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components. # 7. Top Marking # 7.1. Si53304 Top Marking # 7.2. Top Marking Explanation | Mark Method: | Laser | | |-----------------|------------------------------------------------------------|-----------------------------------------------------------------------------------------------| | Font Size: | 2.0 Point (28 mils)<br>Center-Justified | | | Line 1 Marking: | Device Part Number | 53304 | | Line 2 Marking: | Device Revision/Type | B-GM | | Line 3 Marking: | YY = Year<br>WW = Work Week | Assigned by the Assembly House.<br>Corresponds to the year and work<br>week of the mold date. | | | R = Die Rev<br>F = Wafer Fab | First two characters of the Manufacturing Code from the Assembly Purchase Order form. | | Line 4 Marking | Circle = 0.5 mm Diameter<br>Lower-Left Justified | Pin 1 Identifier | | | A = Assembly Site I = Internal Code XX = Serial Lot Number | Last four characters of the Manufacturing Code from the Assembly Purchase Order form. | Notes: ## Si53304 ## **CONTACT INFORMATION** Silicon Laboratories Inc. 400 West Cesar Chavez Austin, TX 78701 Tel: 1+(512) 416-8500 Fax: 1+(512) 416-9669 Toll Free: 1+(877) 444-3032 Please visit the Silicon Labs Technical Support web page: https://www.silabs.com/support/pages/contacttechnicalsupport.aspx and register to submit a technical support request. #### **Patent Notice** Silicon Labs invests in research and development to help our customers differentiate in the market with innovative low-power, small size, analog-intensive mixed-signal solutions. Silicon Labs' extensive patent portfolio is a testament to our unique approach and world-class engineering team. The information in this document is believed to be accurate in all respects at the time of publication but is subject to change without notice. Silicon Laboratories assumes no responsibility for errors and omissions, and disclaims responsibility for any consequences resulting from the use of information included herein. Additionally, Silicon Laboratories assumes no responsibility for the functioning of undescribed features or parameters. Silicon Laboratories reserves the right to make changes without further notice. Silicon Laboratories makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Silicon Laboratories assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. Silicon Laboratories products are not designed, intended, or authorized for use in applications intended to support or sustain life, or for any other application in which the failure of the Silicon Laboratories product could create a situation where personal injury or death may occur. Should Buyer purchase or use Silicon Laboratories products for any such unintended or unauthorized application, Buyer shall indemnify and hold Silicon Laboratories harmless against all claims and damages. Silicon Laboratories and Silicon Labs are trademarks of Silicon Laboratories Inc. Other products or brandnames mentioned herein are trademarks or registered trademarks of their respective holders.