

# CDC3RL02

SCHS371-NOVEMBER 2009

# LOW PHASE-NOISE TWO-CHANNEL CLOCK FAN-OUT BUFFER

Check for Samples: CDC3RL02

## FEATURES

- Low Additive Noise:
  - 149 dBc/Hz at 10-kHz Offset Phase Noise
  - 0.37-ps (RMS) Output Jitter
- Limited Output Slew Rate for EMI Reduction (1- to 5-ns/Rise/Fall Time for 10-pF to 50-pF Loads)
- Adaptive Output Stage Controls Reflection
- Regulated 1.8-V Externally Available I/O Supply
- Ultra-Small 8-bump YFP 0.4-mm Pitch WCSP  $(0.8 \text{ mm} \times 1.6 \text{ mm})$
- **EESD Performance Exceeds JESD 22** 
  - 2000-V Human-Body Model (A114-A)

YFP PACKAGE

(TOP VIEW) 2 1 (A) (A2)

(B) (B)

(C1) (C2)

(D) (D2)

 1000-V Charged-Device Model (JESD22-C101-A Level III)

> А В

> С

D

## APPLICATIONS

- **Cellular Phones**
- **Global Positioning Systems (GPS)**
- Wireless LAN
- **FM Radio**
- **WIMAX**
- W-BT

|                                                   | Table 1. YFP PACKAGE TERMINAL<br>ASSIGNMENTS |  |  |  |  |  |
|---------------------------------------------------|----------------------------------------------|--|--|--|--|--|
| Table 1. YFP PACKAGE TERMINAL   ASSIGNMENTS   1 2 |                                              |  |  |  |  |  |
|                                                   | N/                                           |  |  |  |  |  |

|   | 1                | 2        |
|---|------------------|----------|
| Α | VBATT            | CLK_OUT1 |
| В | V <sub>LDO</sub> | CLK_REQ1 |
| С | MCLK_IN          | CLK_REQ2 |
| D | GND              | CLK_OUT2 |

## **DESCRIPTION/ORDERING INFORMATION**

The CDC3RL02 is a two-channel clock fan-out buffer. It buffers a single master clock, such as a temperature compensated crystal oscillator (TCXO) to multiple peripherals. The device has two clock request inputs (CLK\_REQ1 and CLK\_REQ2), each of which enable a single clock output.

The CDC3RL02 accepts square or sine waves at the master clock input (MCLK\_IN), eliminating the need for an AC coupling capacitor. The smallest acceptable sine wave is a 0.3-V signal (peak-to-peak). CDC3RL02 has been designed to offer minimal channel-to-channel skew, additive output jitter, and additive phase noise. The adaptive clock output buffers offer controlled slew-rate over a wide capacitive loading range which minimizes EMI emissions, maintains signal integrity, and minimizes ringing caused by signal reflections on the clock distribution lines.

The CDC3RL02 has an integrated Low-Drop-Out (LDO) voltage regulator which accepts input voltages from 2.3 V to 5.5 V and outputs 1.8 V, 50 mA. This 1.8V supply is externally available to provide regulated power to peripheral devices such as a TCXO.

The CDC3RL02 is ideal for use in portable end-equipment, such as mobile phones, that require clock buffering with minimal additive phase noise and fan-out capabilities. It is offered in a 0.4-mm pitch wafer-level chip-scale (WCSP) package (0.8 mm x 1.6 mm) and is optimized for very low standby current consumption.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. NanoStar is a trademark of Texas Instruments.

# CDC3RL02

TEXAS INSTRUMENTS

www.ti.com

### SCHS371-NOVEMBER 2009

#### **ORDERING INFORMATION**

| T <sub>A</sub> | PACKAGE <sup>(1)</sup> <sup>(2)</sup> |               | ORDERABLE PART NUMBER | TOP-SIDE MARKING <sup>(3)</sup> |
|----------------|---------------------------------------|---------------|-----------------------|---------------------------------|
| –40°C to 85°C  | NanoStar™ WCSP – YFP                  | Tape and reel | CDC3RL02YFPR          | 4 L _                           |

(1) Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.

(2) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com.

(3) YFP: The actual top-side marking has three preceding characters to denote year, month, and sequence code, and one following character to designate the wafer fab/assembly site. Pin 1 identifier indicates solder-bump composition (1 = SnPb, ● = Pb-free).

#### **TERMINAL FUNCTIONS**

| NO. | NAME              | I/O | DESCRIPTION                                     |
|-----|-------------------|-----|-------------------------------------------------|
| A1  | V <sub>BATT</sub> | I   | Input to internal LDO                           |
| A2  | CLK_OUT1          | 0   | Clock output 1                                  |
| B1  | V <sub>LDO</sub>  | 0   | 1.8 V I/O supply for CDC3RL02 and external TCXO |
| B2  | CLK_REQ1          | I   | Clock request from peripheral 2                 |
| C1  | MCLK_IN           | Ι   | Master clock input                              |
| C2  | CLK_REQ2          | Ι   | Clock request from peripheral 1                 |
| D1  | GND               | -   | Ground                                          |
| D2  | CLK_OUT2          | 0   | Clock output 2                                  |

#### **Table 2. FUNCTION TABLE**

|          | INPUTS   | OUTPUTS |          |          |  |
|----------|----------|---------|----------|----------|--|
| CLK_REQ1 | CLK_REQ2 | MCLK_IN | CLK_OUT1 | CLK_OUT2 |  |
| L        | L        | Х       | L        | L        |  |
| L        | Н        | CLK     | L        | CLK      |  |
| Н        | L        | CLK     | CLK      | L        |  |
| Н        | Н        | CLK     | CLK      | CLK      |  |



### LOGIC DIAGRAM



### ABSOLUTE MAXIMUM RATINGS<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                  |                                                                        |                                               | MIN  | MAX              | UNIT |
|------------------|------------------------------------------------------------------------|-----------------------------------------------|------|------------------|------|
|                  | V <sub>BATT</sub> voltage range <sup>(2)</sup>                         |                                               | -0.3 | 7                | V    |
|                  | Voltago rongo <sup>(3)</sup>                                           | CLK_REQ_1/2, MCLK_IN                          | -0.3 | $V_{BATT}$ + 0.3 | V    |
|                  |                                                                        | V <sub>LDO</sub> , CLK_OUT_1/2 <sup>(2)</sup> | -0.3 | $V_{BATT}$ + 0.3 | v    |
| I <sub>IK</sub>  | Input clamp current at V <sub>BATT</sub> ,<br>CLK_REQ_1/2, and MCLK_IN | V <sub>1</sub> < 0                            |      | -50              | mA   |
| I <sub>O</sub>   | Continuous output current                                              | Continuous output current CLK_OUT1/2          |      | ±20              | mA   |
|                  | Continuous current through GND, $V_{BATT}$ , $V_{L}$                   |                                               | ±50  | mA               |      |
|                  |                                                                        | Human-Body Model                              |      | 2000             |      |
|                  | ESD rating                                                             | Charged-Device Model                          |      | 1000             | V    |
|                  |                                                                        | Machine Model                                 |      | 200              |      |
| TJ               | Operating virtual junction temperature                                 |                                               | -40  | 150              | °C   |
| T <sub>A</sub>   | Operating ambient temperature range                                    |                                               | -40  | 85               | °C   |
| T <sub>stg</sub> | Storage temperature range                                              |                                               | -55  | 150              | °C   |

(1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed.

(3) All voltage values are with respect to network ground terminal.

### **RECOMMENDED OPERATING CONDITIONS<sup>(1)</sup>**

|                 |                                       |                     | MIN | MAX  | UNIT |
|-----------------|---------------------------------------|---------------------|-----|------|------|
| $V_{BATT}$      | Input voltage                         |                     | 2.3 | 5.5  | V    |
| VI              | Input voltage                         | MCLK_IN, CLK_REQ1/2 | 0   | 1.89 | V    |
| Vo              | Output voltage                        | CLK_OUT1/2          | 0   | 1.8  | V    |
| VIH             | High-level input voltage              | CLK_REQ1/2          | 1.3 | 1.89 | V    |
| VIL             | Low-level input voltage               | CLK_REQ1/2          | 0   | 0.5  | V    |
| I <sub>OH</sub> | High-level output current, DC current |                     | -8  |      | mA   |
| I <sub>OL</sub> | Low-level output current, DC current  |                     |     | 8    | mA   |

 All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. See the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004.



### SCHS371-NOVEMBER 2009

## **ELECTRICAL CHARACTERISTICS**

over operating free-air temperature range (unless otherwise noted)

| PARAMETER            |                                           | TEST CONDIT                                                                                                         | MIN                                                  | TYP | MAX  | UNIT |          |
|----------------------|-------------------------------------------|---------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|-----|------|------|----------|
| LDO                  |                                           |                                                                                                                     |                                                      |     |      |      |          |
| V <sub>OUT</sub>     | LDO output voltage                        | I <sub>OUT</sub> = 50 mA                                                                                            | 1.71                                                 | 1.8 | 1.89 | V    |          |
| C <sub>LDO</sub>     | External load capacitance                 |                                                                                                                     |                                                      | 1   |      | 10   | μF       |
| I <sub>OUT(SC)</sub> | Short circuit output current              | $R_L = 0 \Omega$                                                                                                    |                                                      |     | 100  |      | mA       |
| I <sub>0UT(PK)</sub> | Peak output current                       | $V_{BATT} = 2.3 V, V_{LDO} = V_{OUT} -$                                                                             | 5%                                                   |     |      | 100  | mA       |
| PSR                  | Power supply rejection                    | V <sub>BATT</sub> = 2.3V, I <sub>OUT</sub> = 2 mA,                                                                  | f <sub>IN</sub> = 217 Hz and<br>1 kHz                | 60  |      |      | dB       |
|                      |                                           |                                                                                                                     | f <sub>IN</sub> = 3.25 MHz                           | 40  |      |      |          |
|                      |                                           | $\label{eq:VBATT} \begin{array}{l} V_{BATT} = 2.3 \ V \ , \ C_{LDO} = 1 \ \muF, \\ V_{LDO} = 1.71 \ V \end{array}$  | CLK_REQ_n to                                         |     | 0.2  |      |          |
| t <sub>su</sub>      | LDO startup time                          | $\label{eq:VBATT} \begin{array}{l} V_{BATT} = 5.5 \ V \ , \ C_{LDO} = 10 \ \muF, \\ V_{LDO} = 1.71 \ V \end{array}$ | CLK_REQ_n to                                         |     |      | 1    | ms       |
| Power C              | onsumption                                |                                                                                                                     |                                                      |     |      |      |          |
| I <sub>SB</sub>      | Standby current                           | Device in standby (all V <sub>CLK_RE</sub>                                                                          | Device in standby (all V <sub>CLK REQ n</sub> = 0 V) |     |      |      | μA       |
| I <sub>CCS</sub>     | Static current consumption                | Device active but not switchin                                                                                      |                                                      | 0.4 | 1    | mA   |          |
| I <sub>OB</sub>      | Output buffer average current             | $f_{IN} = 26 \text{ MHz}, C_{LOAD} = 50 \text{ pF}$                                                                 | f <sub>IN</sub> = 26 MHz, C <sub>LOAD</sub> = 50 pF  |     |      |      | mA       |
| C <sub>PD</sub>      | Output power dissipation capacitance      | f <sub>IN</sub> = 26 MHz                                                                                            | f <sub>IN</sub> = 26 MHz                             |     |      |      | pF       |
| MCLK_II              | N Input                                   |                                                                                                                     |                                                      |     |      | 1    |          |
| I <sub>I</sub>       | MCLK_IN, CLK_REQ_1/2<br>leakage current   | $V_{I} = V_{LDO}$ or GND                                                                                            |                                                      |     |      | 1    | μA       |
| CI                   | MCLK_IN capacitance                       | f <sub>IN</sub> = 26 MHz                                                                                            |                                                      |     | 4.75 |      | pF       |
| RI                   | MCLK_IN impedance                         | f <sub>IN</sub> = 26 MHz                                                                                            |                                                      |     | 6    |      | kΩ       |
| f <sub>IN</sub>      | MCLK_IN frequency range                   |                                                                                                                     |                                                      | 10  | 26   | 52   | MHz      |
| MCLK_II              | N LVCMOS Source                           |                                                                                                                     |                                                      |     |      |      |          |
|                      |                                           |                                                                                                                     | 1-kHz offset                                         |     | -140 |      |          |
|                      | Additive phase poice                      | $f \rightarrow 0$ MULT $t/t < 1$ no                                                                                 | 10-kHz offset                                        |     | -149 |      | dDa/Uz   |
|                      | Additive phase holse                      | $t_{\rm IN} = 26$ MHZ, $t_{\rm f}/t_{\rm f} \le 1$ ns                                                               | 100-kHz offset                                       |     | -153 |      | abc/Hz   |
|                      |                                           |                                                                                                                     | 1-MHz offset                                         |     | -148 |      |          |
|                      | Additive jitter                           | f <sub>IN</sub> = 26 MHz, V <sub>PP</sub> = 0.8 V, BV                                                               | V = 10–5 MHz                                         |     | 0.37 |      | ps (rms) |
| t <sub>DL</sub>      | MCLK_IN to CLK_OUT_n<br>propagation delay |                                                                                                                     |                                                      |     | 11   |      | ns       |
| DCL                  | Output duty cycle                         | f <sub>IN</sub> = 26 MHz, DC <sub>IN</sub> = 50%                                                                    |                                                      | 45  | 50   | 55   | %        |



SCHS371-NOVEMBER 2009

www.ti.com

## ELECTRICAL CHARACTERISTICS (continued)

over operating free-air temperature range (unless otherwise noted)

|                 | PARAMETER                                | TEST CONDIT                                                       | IONS                     | MIN  | TYP  | MAX  | UNIT        |
|-----------------|------------------------------------------|-------------------------------------------------------------------|--------------------------|------|------|------|-------------|
| MCLK            | IN Sinusoidal Source                     |                                                                   |                          |      |      |      |             |
| V <sub>MA</sub> | Input amplitude                          |                                                                   |                          | 0.3  |      | 1.8  | V           |
|                 |                                          |                                                                   | 1-kHz offset             |      | -141 |      |             |
|                 |                                          | f 00 MUI= \/ 1 0 \/                                               | 10-kHz offset            |      | -149 |      |             |
|                 |                                          | $I_{\rm IN} = 20$ MHZ, $V_{\rm MA} = 1.0$ V <sub>PP</sub>         | 100-kHz offset           |      | -152 |      |             |
|                 |                                          |                                                                   | 1-MHz offset             |      | -148 |      |             |
|                 | Additive phase holse                     |                                                                   | 1-kHz offset             |      | -139 |      | dBC/HZ      |
|                 |                                          | (                                                                 | 10-kHz offset            |      | -146 |      |             |
|                 |                                          | $T_{IN} = 26$ MHZ, $V_{MA} = 0.8$ $V_{PP}$                        | 100-kHz offset           |      | -150 |      |             |
|                 |                                          |                                                                   | 1-MHz offset             |      |      |      |             |
|                 | Additive jitter                          | $f_{IN} = 26 \text{ MHz}, V_{MA} = 1.8 \text{ V}_{PP}, \text{ I}$ | 3W = 10–5 MHz            |      | 0.41 |      | ps<br>(RMS) |
| t <sub>DS</sub> | MCLK_IN to CLK_OUT_1/2 propagation delay |                                                                   |                          |      | 12   |      | ns          |
| $\rm DC_s$      | Output duty cycle                        | $f_{IN} = 26 \text{ MHz}, \text{ V}_{MA} > 1.8 \text{ V}_{PP}$    |                          | 45   | 50   | 55   | %           |
| CLK_C           | OUT_N Outputs                            |                                                                   |                          |      |      |      |             |
| t <sub>r</sub>  | 20% to 80% rise time                     | $C_L = 10 \text{ pF} \text{ to } 50 \text{ pF}$                   |                          | 1    |      | 5.2  | ns          |
| t <sub>f</sub>  | 20% to 80% fall time                     | $C_L = 10 \text{ pF} \text{ to } 50 \text{ pF}$                   |                          | 1    |      | 5.2  | ns          |
| t <sub>sk</sub> | Channel-to-channel skew                  | $C_{L} = 10 \text{ pF to 50 pF} (C_{L1} = C_{L})$                 | 2)                       | -0.5 |      | 0.5  | ns          |
|                 |                                          | $I_{OH} = -100 \ \mu A$ , reference to V                          | LDO                      | -0.1 |      |      |             |
| VOH             | High-level output voltage                | $I_{OH} = -8 \text{ mA}$                                          | $I_{OH} = -8 \text{ mA}$ |      |      |      | V           |
| V               |                                          | I <sub>OL</sub> = 20 μA                                           |                          |      |      | 0.2  | <i>\</i> /  |
| VOL             | Low-level output voltage                 | $I_{OL} = 8 \text{ mA}$                                           |                          |      |      | 0.55 | V           |







## CDC3RL02















CDC3RL02

SCHS371-NOVEMBER 2009

## **APPLICATION INFORMATION**

### **Typical Application**

The CDC3RL02 is ideal for use in mobile applications as shown in Figure 1. In this example, a single low noise TCXO system clock source is buffered to drive a mobile GPS receiver and WLAN transceiver. Each peripheral independently requests an active clock by asserting a single clock request line (CLK\_REQ\_1 or CLK\_REQ\_2). When both clock request lines are inactive, the CDC3RL02 enters a low current shutdown mode. In this mode, the LDO output, CLK\_OUT\_1, and CLK\_OUT\_2 are pulled to GND and the TCXO will be unpowered.



Figure 1. Mobile Application

When either peripheral requests the clock, the CDC3RL02 will enable the LDO and power the TCXO. The TCXO output (square wave, sine wave, or clipped sine wave) is converted to a square wave and buffered to the requested output.

### Input Clock Squarer

Figure 2 shows the input stage of the CDC3RL02. The input signal at MCLK\_IN can be a square wave or sine wave. CMCLK is an internal AC coupling capacitor that allows a direct connection from the TCXO to the CDC3RL02 without an external capacitor.



Figure 2. Input Stage

Any external component added in the series path of the clock signal will potentially add phase noise and jitter. The error source associated with the internal decoupling capacitor is included in the specification of the CDC3RL02. The recommended clock frequency band of the CDC3RL02 is 10 MHz to 52 MHz for specified functionality. All performance metrics are specified at 26 MHz. The lowest acceptable sinusoidal signal amplitude is 0.8  $V_{PP}$  for specified performance. Amplitudes as low as 0.3  $V_{PP}$  are acceptable but with reduced phase noise and jitter performance.

#### SCHS371-NOVEMBER 2009



www.ti.com

### **Output Stage**

Each output drives 1.8-V LVCMOS levels. Adaptive output buffers limit the rise/fall time of the output to within 1 to 5ns with load capacitance between 10 pF and 50 pF. Fast slew rates introduce EMI into the system. Each output buffer limits EMI by keeping the rise/fall time above 1 ns. Slow rise/fall times can induce additive phase noise and duty cycle errors in the load device. The output buffer limits these errors by keeping the rise/fall time below 5 ns. In addition, the output stage dynamically alters impedance based on the instantaneous voltage level of the output. This dynamic change limits reflections keeping the output signal monotonic during transitions. Each output is active low when not requested to avoid false clocking of the load device.

## LDO

A low noise 1.8-V LDO is integrated to provide the I/O supply for the output buffers. The LDO output is externally available to power a clock source such as a TCXO. A clean supply is provided to the clock buffers and the clock source for optimum phase noise performance. The input range of the LDO allows the device to be powered directly from a single cell Li battery. The LDO is enabled by either of the CLK\_REQ\_N signals. When disabled, the device enters a low power shutdown mode consuming less than 1  $\mu$ A from the battery. The LDO requires an output decoupling capacitor in the range of 1  $\mu$ F to 10  $\mu$ F for compensation and high frequency PSR. This capacitor must stay within the specified range over the entire operating temperature range. An input bypass capacitor of 1  $\mu$ F or larger is recommended.



20-May-2013

## PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|------------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        |                  | (3)                |              | (4/5)          |         |
| CDC3RL02YFPR     | ACTIVE | DSBGA        | YFP     | 8    | 3000    | Green (RoHS<br>& no Sb/Br) | Call TI          | Level-1-260C-UNLIM | -40 to 85    | 4L2            | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

## TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |  |
|-----------------------------|--|
|                             |  |

| Device       | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| CDC3RL02YFPR | DSBGA           | YFP                | 8    | 3000 | 180.0                    | 8.4                      | 0.9        | 1.75       | 0.6        | 4.0        | 8.0       | Q1               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

26-Jan-2013



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| CDC3RL02YFPR | DSBGA        | YFP             | 8    | 3000 | 220.0       | 220.0      | 34.0        |

YFP (R-XBGA-N8)

DIE-SIZE BALL GRID ARRAY



B. This drawing is subject to change without notice.

C. NanoFree™ package configuration.

NanoFree is a trademark of Texas Instruments



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

| Products                     |                                 | Applications                  |                                   |  |  |
|------------------------------|---------------------------------|-------------------------------|-----------------------------------|--|--|
| Audio                        | www.ti.com/audio                | Automotive and Transportation | www.ti.com/automotive             |  |  |
| Amplifiers                   | amplifier.ti.com                | Communications and Telecom    | www.ti.com/communications         |  |  |
| Data Converters              | dataconverter.ti.com            | Computers and Peripherals     | www.ti.com/computers              |  |  |
| DLP® Products                | www.dlp.com                     | Consumer Electronics          | www.ti.com/consumer-apps          |  |  |
| DSP                          | dsp.ti.com                      | Energy and Lighting           | www.ti.com/energy                 |  |  |
| Clocks and Timers            | www.ti.com/clocks               | Industrial                    | www.ti.com/industrial             |  |  |
| Interface                    | interface.ti.com                | Medical                       | www.ti.com/medical                |  |  |
| Logic                        | logic.ti.com                    | Security                      | www.ti.com/security               |  |  |
| Power Mgmt                   | power.ti.com                    | Space, Avionics and Defense   | www.ti.com/space-avionics-defense |  |  |
| Microcontrollers             | microcontroller.ti.com          | Video and Imaging             | www.ti.com/video                  |  |  |
| RFID                         | www.ti-rfid.com                 |                               |                                   |  |  |
| OMAP Applications Processors | www.ti.com/omap                 | TI E2E Community              | e2e.ti.com                        |  |  |
| Wireless Connectivity        | www.ti.com/wirelessconnectivity |                               |                                   |  |  |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2013, Texas Instruments Incorporated