SBOS608A - MARCH 2012 - REVISED APRIL 2012 ## HIGH COMMON-MODE VOLTAGE DIFFERENCE AMPLIFIER #### **FEATURES** - Common-Mode Voltage Range: ±275 V - Minimum CMRR: 84 dB from -55°C to +125°C - DC Specifications: - Maximum Offset Voltage: 3500 μV - Maximum Gain Error: 0.047% - Maximum Gain Nonlinearity: 0.001% FSR at 25°C - AC Performance: - Bandwidth: 500 kHz - Typical Slew Rate: 5 V/µs - Wide Supply Range: ±2.0 V to ±18 V - Maximum Quiescent Current: 1100 μA Output Swing on ±15-V Supplies: ±13.5 V - Input Protection: - Common-Mode: ±500 VDifferential: ±500 V ## **APPLICATIONS** - High-Voltage Current Sensing - Battery Cell Voltage Monitoring - Power-Supply Current Monitoring - Motor Controls - Replacement for Isolation Circuits # SUPPORTS DEFENSE, AEROSPACE, AND MEDICAL APPLICATIONS - Controlled Baseline - One Assembly/Test Site - One Fabrication Site - Available in Military (–55°C/125°C) Temperature Range<sup>(1)</sup> - Extended Product Life Cycle - Extended Product-Change Notification - Product Traceability (1) Additional temperature ranges available - contact factory #### DESCRIPTION The INA149 is a precision unity-gain difference amplifier with a very high input common-mode voltage range. It is a single, monolithic device that consists of a precision op amp and an integrated thin-film resistor network. The INA149 can accurately measure small differential voltages in the presence of common-mode signals up to ±275 V. The INA149 inputs are protected from momentary common-mode or differential overloads of up to 500 V. In many applications, where galvanic isolation in not required, the INA149 can replace isolation amplifiers. This ability can eliminate costly isolated input side power supplies and the associated ripple, noise, and quiescent current. The excellent 0.0005% nonlinearity and 500-kHz bandwidth of the INA149 are superior to those of conventional isolation amplifiers. The INA149 is pin-compatible with the INA117 and INA148 type high common-mode voltage amplifiers and offers improved performance over both devices. The INA149 is available in the SOIC-8 package with operation specified over the military temperature range of –55°C to +125°C. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### PACKAGE/ORDERING INFORMATION(1) | T <sub>A</sub> | PACKAGE | ORDERABLE PART<br>NUMBER | PACKAGE MARKING | VID NUMBER | |----------------|------------|--------------------------|-----------------|----------------| | -55°C to 125°C | SOIC-8 - D | INA149AMDREP | INA149AM | V62/12614-01XE | <sup>(1)</sup> For the most current package and ordering information, see the Package Option Addendum at the end of this document, or visit the device product folder at <a href="https://www.ti.com">www.ti.com</a>. ## **ABSOLUTE MAXIMUM RATINGS**(1) Over operating free-air temperature range, unless otherwise noted. | | | INA149 | UNIT | | |----------------------------------------------------------|----------------------------|----------------------------|------|--| | Supply voltage | (V+) - (V-) | 40 | V | | | Input voltage range | Continuous | 300 | V | | | Common-mode and differential, 10 s | | 500 | V | | | Maximum Voltage on REF <sub>A</sub> and REF <sub>B</sub> | | (V-) - 0.3 to $(V+) + 0.3$ | V | | | Input current on any input pin (2) | | 10 mA | | | | Output short-circuit current duration | | Indefinite | | | | Operating temperature range | | -55 to +125 | °C | | | Storage temperature range | | -65 to +150 | °C | | | Junction temperature | | +150 | °C | | | | Human body model (HBM) | 1500 | V | | | ESD rating | Charged device model (CDM) | 1000 | V | | | | Machine model (MM) | 100 | V | | <sup>(1)</sup> Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those specified is not implied. Submit Documentation Feedback Copyright © 2012, Texas Instruments Incorporated <sup>(2)</sup> REF<sub>A</sub> and REF<sub>B</sub> are diode clamped to the power-supply rails. Signals applied to these pins that can swing more than 0.3 V beyond the supply rails should be limited to 10 mA or less. www.ti.com #### THERMAL INFORMATION | | | INA149 | | | |-------------------------|-------------------------------------------------------------|----------|-------|--| | | THERMAL METRIC <sup>(1)</sup> | D (SOIC) | UNITS | | | | | 8 PINS | | | | $\theta_{JA}$ | Junction-to-ambient thermal resistance <sup>(2)</sup> | 110 | | | | $\theta_{\text{JCtop}}$ | Junction-to-case (top) thermal resistance (3) | 57 | | | | $\theta_{JB}$ | Junction-to-board thermal resistance (4) | 54 | 0000 | | | Ψлт | Junction-to-top characterization parameter <sup>(5)</sup> | 11 | °C/W | | | ΨЈВ | Junction-to-board characterization parameter (6) | 53 | | | | $\theta_{JCbot}$ | Junction-to-case (bottom) thermal resistance <sup>(7)</sup> | N/A | 1 | | - (1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953. - (2) The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, high-K board, as specified in JESD51-7, in an environment described in JESD51-2a. - (3) The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific JEDEC-standard test exists, but a close description can be found in the ANSI SEMI standard G30-88. - (4) The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8. - (5) The junction-to-top characterization parameter, $\psi_{JT}$ , estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining $\theta_{JA}$ , using a procedure described in JESD51-2a (sections 6 and 7). - (6) The junction-to-board characterization parameter, ψ<sub>JB</sub>, estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining θ<sub>JA</sub>, using a procedure described in JESD51-2a (sections 6 and 7). - (7) The junction-to-case (bottom) thermal resistance is obtained by simulating a cold plate test on the exposed (power) pad. No specific JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88. Copyright © 2012, Texas Instruments Incorporated ## ELECTRICAL CHARACTERISTICS: V + = +15 V and V - = -15 V At $T_A$ = +25°C, $R_L$ = 2 k $\Omega$ connected to ground, and $V_{CM}$ = REF<sub>A</sub> = REF<sub>B</sub> = GND, unless otherwise noted. | | INA149 TEST CONDITIONS MIN. TYP | | | | | | |------------------------------|------------------------------------------------------------------------------------------------|-------|---------|--------|--------------------|--| | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | | GAIN | | | | | | | | Initial | $V_{OUT} = \pm 10.0 \text{ V},$ | | 1 | | V/V | | | Gain error | $V_{OUT} = \pm 10.0 \text{ V}, T_A = -55^{\circ}\text{C to } +125^{\circ}\text{C}$ | | ±0.005 | ±0.047 | %FSR | | | Gain | vs temperature, T <sub>A</sub> = -55°C to +125°C | | ±1.5 | | ppm/°C | | | Nonlinearity | | | ±0.0005 | ±0.001 | %FSR | | | OFFSET VOLTAGE | 1 | | | + | | | | | $T_A = -55^{\circ}C \text{ to } +125^{\circ}C$ | | 350 | 3500 | μV | | | Initial offset | vs temperature, T <sub>A</sub> = -55°C to +125°C | | 2.5 | | μV/°C | | | miliai onset | vs supply (PSRR), $V_S = \pm 2$ V to $\pm 18$ V, $T_A = -55$ °C to $\pm 125$ °C | 90 | 120 | | dB | | | INPUT | | | | " | | | | | Differential | | 800 | | kΩ | | | Impedance | Common-mode | | 200 | | kΩ | | | | Differential | -13.5 | | 13.5 | V | | | Voltage range | Common-mode | -275 | | 275 | V | | | | At dc, $V_{CM} = \pm 275 \text{ V}$ , $T_A = -55^{\circ}\text{C}$ to $\pm 125^{\circ}\text{C}$ | 84 | 98 | | dB | | | Common-mode rejection (CMRR) | At ac, 500 Hz, V <sub>CM</sub> = 500 V <sub>PP</sub> | | 90 | | dB | | | (CIVICK) | At ac, 1 kHz, V <sub>CM</sub> = 500 V <sub>PP</sub> | | 90 | | dB | | | OUTPUT | | | | " | | | | Voltage range | $T_A = -55^{\circ}C \text{ to } +125^{\circ}C$ | -13.5 | | 13.5 | V | | | Short-circuit current | | | ±25 | | mA | | | Capacitive load drive | No sustained oscillations | | 10 | | nF | | | OUTPUT NOISE VOLTAGE | | | | , | | | | 0.01 Hz to 10 Hz | | | 20 | | $\mu V_{PP}$ | | | 10 kHz | | | 550 | | nV/√ <del>Hz</del> | | | DYNAMIC RESPONSE | | | | " | | | | Small-signal bandwidth | | | 500 | | kHz | | | Slew rate | $V_{OUT} = \pm 10$ -V step, $T_A = -55$ °C to $\pm 125$ °C | 1.7 | 5 | | V/µs | | | Full-power bandwidth | V <sub>OUT</sub> = 20 V <sub>PP</sub> | | 32 | | kHz | | | Settling time | 0.01%, V <sub>OUT</sub> = 10-V step | | 7 | | μs | | | POWER SUPPLY | | | | " | | | | Voltage range | | ±2 | | ±18 | V | | | • | $V_S = \pm 18 \text{ V}, V_{OUT} = 0 \text{ V}$ | | 810 | 950 | μA | | | Quiescent current | vs temperature, T <sub>A</sub> = -55°C to +125°C | | 0.95 | 1.1 | mA | | | TEMPERATURE RANGE | | | | " | | | | Specified | | -55 | | +125 | °C | | | Operating | | -55 | | +125 | °C | | | Storage | | -65 | | +150 | °C | | Submit Documentation Feedback Copyright © 2012, Texas Instruments Incorporated www.ti.com ## ELECTRICAL CHARACTERISTICS: V+ = 5 V and V- = 0 V At $T_A$ = +25°C, $R_L$ = 2 k $\Omega$ connected to 2.5 V, and $V_{CM}$ = REF<sub>A</sub> = REF<sub>B</sub> = 2.5 V, unless otherwise noted. | | DADAMETED TEST CONDITIONS | | | | | |------------------------|---------------------------------------------------------|---------|------|--------------------|--| | PARAMETER | TEST CONDITIONS | MIN TYP | MAX | UNIT | | | GAIN | | | · | | | | Initial | V <sub>OUT</sub> = 1.5 V to 3.5 V | 1 | | V/V | | | Gain error | V <sub>OUT</sub> = 1.5 V to 3.5 V | ±0.005 | %FSR | | | | Gain | vs temperature, T <sub>A</sub> = -55°C to +125°C | ±1.5 | | ppm/°C | | | Nonlinearity | | ±0.0005 | | %FSR | | | OFFSET VOLTAGE | | | | | | | | | 350 | | μV | | | Initial offset | vs temperature, T <sub>A</sub> = -55°C to +125°C | 3 | | μV/°C | | | | vs supply (PSRR), $V_S = 4 \text{ V to 5 V}$ | 120 | | dB | | | INPUT | | | | | | | lana a da na a | Differential | 800 | | kΩ | | | Impedance | Common-mode | 200 | | kΩ | | | | Common-mode | -20 | 25 | V | | | | At dc, $V_{CM} = -20 \text{ V}$ to 25 V | 100 | | dB | | | Common-mode rejection | vs temperature, T <sub>A</sub> = -55°C to +125°C, at dc | 100 | | dB | | | | At ac, 500 Hz, V <sub>CM</sub> = 49 V <sub>PP</sub> | 100 | | dB | | | | At ac, 1 kHz, V <sub>CM</sub> = 49 V <sub>PP</sub> | 90 | | dB | | | ОUТРUТ | | | , | | | | Voltage range | | 1.7 | 3.4 | V | | | Short-circuit current | | ±15 | | mA | | | Capacitive load drive | No sustained oscillations | 10 | | nF | | | OUTPUT NOISE VOLTAGE | | | , | | | | 0.01 Hz to 10 Hz | | 20 | | $\mu V_{PP}$ | | | 10 kHz | | 550 | | nV/√ <del>Hz</del> | | | DYNAMIC RESPONSE | | | | | | | Small-signal bandwidth | | 500 | | kHz | | | Slew rate | V <sub>OUT</sub> = 2 V <sub>PP</sub> step | 5 | | V/µs | | | Full-power bandwidth | V <sub>OUT</sub> = 2 V <sub>PP</sub> | 32 | | kHz | | | Settling time | 0.01%, V <sub>OUT</sub> = 2 V <sub>PP</sub> step | 7 | | μs | | | POWER SUPPLY | | | , | | | | Voltage range | | 5 | | V | | | Outros of summer | V <sub>S</sub> = 5 V | 810 | | μA | | | Quiescent current | vs temperature, T <sub>A</sub> = −55°C to +125°C | 1 | | mA | | - A. See datasheet for absolute maximum and minimum recommended operating conditions. - B. Silicon operating life design goal is 10 years at 105°C junction temperature (does not include package interconnect life). Figure 1. INA149 Wirebond Life Derating Chart #### **PIN CONFIGURATION** ## **PIN DESCRIPTIONS** | | | THE PERSON THE TOTAL | | | | | | |------------------|-----|--------------------------------------|--|--|--|--|--| | NAME | NO. | DESCRIPTION | | | | | | | –IN | 2 | Inverting input | | | | | | | +IN | 3 | oninverting input | | | | | | | NC | 8 | o internal connection | | | | | | | REF <sub>A</sub> | 5 | Reference input | | | | | | | REFB | 1 | Reference input | | | | | | | V– | 4 | Negative power supply | | | | | | | V+ | 7 | Positive power supply <sup>(1)</sup> | | | | | | | V <sub>OUT</sub> | 6 | Output | | | | | | (1) In this document, (V+) - (V-) is referred to as $V_S$ . #### TYPICAL CHARACTERISTICS At $T_A = +25$ °C, $R_L = 2 \text{ k}\Omega$ connected to ground, and $V_S = \pm 15 \text{ V}$ , unless otherwise noted. Figure 2. #### **COMMON-MODE OPERATING RANGE** vs POWER-SUPPLY VOLTAGE Figure 4. #### TYPICAL GAIN ERROR FOR $R_L = 10 \text{ k}\Omega$ (Curves Offset for Clarity) TYPICAL GAIN ERROR FOR $R_L = 2 k\Omega$ (Curves Offset for Clarity) TYPICAL GAIN ERROR FOR $R_L = 1 \text{ k}\Omega$ (Curves Offset for Clarity) Figure 7. At $T_A = +25$ °C, $R_L = 2 \text{ k}\Omega$ connected to ground, and $V_S = \pm 15 \text{ V}$ , unless otherwise noted. #### TYPICAL GAIN ERROR FOR LOW SUPPLY VOLTAGES (Curves Offset for Clarity) Figure 9. Figure 10. **GAIN NONLINEARITY** **OUTPUT VOLTAGE vs LOAD CURRENT** Figure 12. At $T_A$ = +25°C, $R_L$ = 2 k $\Omega$ connected to ground, and $V_S$ = ±15 V, unless otherwise noted. G012 ## **TYPICAL CHARACTERISTICS (continued)** At $T_A$ = +25°C, $R_L$ = 2 k $\Omega$ connected to ground, and $V_S$ = ±15 V, unless otherwise noted. # **SMALL-SIGNAL STEP RESPONSE** Figure 21. Figure 20. Figure 22. Figure 23. Figure 24. Figure 25. At $T_A$ = +25°C, $R_L$ = 2 k $\Omega$ connected to ground, and $V_S$ = ±15 V, unless otherwise noted. Figure 27. **GAIN NONLINEARITY HISTOGRAM** Figure 29. At $T_A$ = +25°C, $R_L$ = 2 k $\Omega$ connected to ground, and $V_S$ = ±15 V, unless otherwise noted. At $T_A$ = +25°C, $R_L$ = 2 k $\Omega$ connected to ground, and $V_S$ = ±15 V, unless otherwise noted. Figure 42. #### APPLICATION INFORMATION #### **BASIC INFORMATION** Figure 44 shows the basic connections required for dual-supply operation. Applications with noisy or highimpedance power-supply lines may require decoupling capacitors placed close to the device pins. The output voltage is equal to the differential input voltage between pins 2 and 3. The common-mode input voltage is rejected. Figure 45 shows the basic connections required for single-supply operation. **Dual-Supply Operation** Figure 44. Basic Power and Signal Connections for Figure 45. Basic Power and Signal Connections for **Single-Supply Operation** #### TRANSFER FUNCTION Most applications use the INA149 as a simple unity-gain difference amplifier. The transfer function is given in Equation 1: $$V_{OLIT} = (+IN) - (-IN) \tag{1}$$ Some applications, however, apply voltages to the reference terminals (REF<sub>A</sub> and REF<sub>B</sub>). The complete transfer function is given in Equation 2: $$V_{OUT} = (+IN) - (-IN) + 20 \times REF_A - 19 \times REF_B$$ (2) #### **COMMON-MODE RANGE** The high common-mode range of the INA149 is achieved by dividing down the input signal with a high precision resistor divider. This resistor divider brings both the positive input and the negative input within the input range of the internal operational amplifier. This input range depends on the supply voltage of the INA149. Both Figure 3 and Figure 4 can be used to determine the maximum common-mode range for a specific supply voltage. The maximum common-mode range can also be calculated by ensuring that both the positive and the negative input of the internal amplifier are within 1.5 V of the supply voltage. In case the voltage at the inputs of the internal amplifier exceeds the supply voltage, the internal ESD diodes start conducting current. This current must be limited to 10 mA to make sure not to exceed the absolute maximum ratings for the device. #### **COMMON-MODE REJECTION** Common-mode rejection (CMR) of the INA149 depends on the input resistor network, which is laser-trimmed for accurate ratio matching. To maintain high CMR, it is important to have low source impedance driving the two inputs. A 75- $\Omega$ resistance in series with pins 2 or 3 decreases the common-mode rejection ratio (CMRR) from 100 dB (typical) to 74 dB. Resistance in series with the reference pins also degrades CMR. A 4- $\Omega$ resistance in series with pins 1 or 5 decreases CMRR from 100 dB to 74 dB. Most applications do not require trimming. Figure 46 shows an optional circuit that may be used for trimming offset voltage and common-mode rejection. (1) The OPA171 (a 36-V, low-power, RRO, general-purpose operational amplifier) can be used for this application. Figure 46. Offset Voltage Trim Circuit #### **MEASURING CURRENT** The INA149 can be used to measure a current by sensing the voltage drop across a series resistor, R<sub>S</sub>. Figure 47 shows the INA149 used to measure the supply currents of a device under test. The sense resistor imbalances the input resistor matching of the INA149, thus degrading its CMR. Also, the input impedance of the INA149 loads $R_{\rm S}$ , causing gain error in the voltage-to-current conversion. Both of these errors can be easily corrected. The CMR error can be corrected with the addition of a compensation resistor ( $R_C$ ), equal to the value of $R_S$ , as shown in Figure 47. If $R_S$ is less than 5 $\Omega$ , degradation in the CMR is negligible and $R_C$ can be omitted. If $R_S$ is larger than approximately 1 $k\Omega$ , trimming $R_C$ may be required to achive greater than 84-dB CMR. This error is caused by the INA149 input impedance mismatch. Figure 47. Measuring Supply Currents of a Device Under Test If $R_S$ is more than approximately 50 $\Omega$ , the gain error is greater than the 0.02% specification of the INA149. This gain error can be corrected by slightly increasing the value of $R_S$ . The corrected value ( $R_S$ ') can be calculated by $R_S$ ' = $R_S \times 380 \text{ k}\Omega/(380 \text{ k}\Omega - R_S)$ #### **NOISE PERFORMANCE** The wideband noise performane of the INA149 is dominated by the internal resistor network. The thermal or *Johnson noise* of these resistors measures approximately 550 nV/ $\sqrt{\text{Hz}}$ . The internal op amp contributes virtually no excess noise at frequencies above 100 Hz. Many applications may be satisfied with less than the full 500-kHz bandwidth of the INA149. In these cases, the noise can be reduced with a low-pass filter on the output. The two-pole filter shown in Figure 48 limits bandwidth and reduces noise. Because the INA149 has a 1/f noise corner frequency of approximately 100 Hz, a cutoff frequency below 100 Hz does not further reduce noise. Component values for different filter frequencies are shown in Table 1. (1) For most applications, the OPA171 can be used as an operational amplifier. For directly driving successive-approximation register (SAR) data converters, the OPA140 is a good choice. Figure 48. Output Filter for Noise Reduction Table 1. Components Values for Different Filter Bandwidths | BUTTERWORTH<br>LOW-PASS (f <sub>-3 dB</sub> ) | OUTPUT NOISE<br>(mV <sub>PP</sub> ) | R <sub>1</sub> | R <sub>1</sub> R <sub>2</sub> C <sub>1</sub> | | C <sub>2</sub> | | |-----------------------------------------------|-------------------------------------|----------------|----------------------------------------------|--------|----------------|--| | 200 kHz | 1.8 | No filter | | | | | | 100 kHz | 1.1 | 11 kΩ | 11.3 kΩ | 100 pF | 200 pF | | | 10 kHz | 0.35 | 11 kΩ | 11.3 kΩ | 1 nF | 2 nF | | | 1 kHz | 0.11 | 11 kΩ | 11.3 kΩ | 10 nF | 20 nF | | | 100 Hz | 0.05 | 11 kΩ | 11.3 kΩ | 0.1 μF | 0.2 μF | | #### **BATTERY CELL VOLTAGE MONITOR** The INA149 can be used to measure the voltages of single cells in a stacked battery pack. Figure 49 shows an examples for such an application. Figure 49. Battery Cell Voltage Monitor 27-Apr-2012 #### **PACKAGING INFORMATION** | Orderable Device | Status <sup>(1)</sup> | Package Type | Package<br>Drawing | Pins | Package Qty | Eco Plan <sup>(2)</sup> | Lead/<br>Ball Finish | MSL Peak Temp <sup>(3)</sup> | Samples<br>(Requires Login) | |------------------|-----------------------|--------------|--------------------|------|-------------|----------------------------|----------------------|------------------------------|-----------------------------| | INA149AMDREP | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | | | V62/12614-01XE | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. **TBD:** The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF INA149-EP: Catalog: INA149 NOTE: Qualified Version Definitions: 27-Apr-2012 • Catalog - TI's standard catalog product ## PACKAGE MATERIALS INFORMATION www.ti.com 14-Jul-2012 ## TAPE AND REEL INFORMATION #### **REEL DIMENSIONS** | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | \*All dimensions are nominal | | Device | Package<br>Type | Package<br>Drawing | | | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |---|--------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | I | INA149AMDREP | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | **PACKAGE MATERIALS INFORMATION** www.ti.com 14-Jul-2012 #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |--------------|--------------|-----------------|------|------|-------------|------------|-------------| | INA149AMDREP | SOIC | D | 8 | 2500 | 367.0 | 367.0 | 35.0 | ## D (R-PDSO-G8) ## PLASTIC SMALL OUTLINE NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side. - E. Reference JEDEC MS-012 variation AA. # D (R-PDSO-G8) ## PLASTIC SMALL OUTLINE NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. #### IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46C and to discontinue any product or service per JESD48B. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed. TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications. In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms. No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use. Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have not been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI has specifically designated certain components which meet ISO/TS16949 requirements, mainly for automotive use. Components which have not been so designated are neither designed nor intended for automotive use; and TI will not be responsible for any failure of such components to meet such requirements. | Applications | |--------------| **Products** Audio www.ti.com/audio **Amplifiers** amplifier.ti.com **Data Converters** dataconverter.ti.com **DLP® Products** www.dlp.com DSP dsp.ti.com Clocks and Timers www.ti.com/clocks Interface interface.ti.com Logic logic.ti.com Power Mgmt power.ti.com Microcontrollers microcontroller.ti.com www.ti-rfid.com **OMAP Mobile Processors** www.ti.com/omap Wireless Connectivity www.ti.com/wirelessconnectivity Automotive and Transportation www.ti.com/automotive www.ti.com/communications Communications and Telecom Computers and Peripherals www.ti.com/computers Consumer Electronics www.ti.com/consumer-apps **Energy and Lighting** www.ti.com/energy Industrial www.ti.com/industrial Medical www.ti.com/medical Security www.ti.com/security Space, Avionics and Defense www.ti.com/space-avionics-defense Video and Imaging www.ti.com/video e2e.ti.com **TI E2E Community**