# Complementary 20 V (D-S) Low-Threshold MOSFET | PRODUCT SUMMARY | | | | | | | |-----------------|---------------------|------------------------------------|--------------------|--|--|--| | | V <sub>DS</sub> (V) | $R_{DS(on)}(\Omega)$ | I <sub>D</sub> (A) | | | | | | | 0.280 at V <sub>GS</sub> = 4.5 V | 1.28 | | | | | N-Channel | 20 | 0.360 at V <sub>GS</sub> = 2.5 V | 1.13 | | | | | | | 0.450 at V <sub>GS</sub> = 1.8 V | 1 | | | | | | | 0.490 at V <sub>GS</sub> = - 4.5 V | - 1 | | | | | P-Channel | - 20 | 0.750 at V <sub>GS</sub> = - 2.5 V | - 0.81 | | | | | | | 1.10 at V <sub>GS</sub> = - 1.8 V | - 0.67 | | | | #### **FEATURES** - TrenchFET<sup>®</sup> Power MOSFETS: 1.8 V Rated - ESD Protected: 2000 V - Thermally Enhanced SC-70 Package - Material categorization: For definitions of compliance please see www.vishay.com/doc?99912 ROHS COMPLIANT HALOGEN FREE #### **APPLICATIONS** - Load Switching - PA Switch - Level Switch Ordering Information: Si1563EDH-T1-E3 (Lead (Pb)-free) Si1563EDH-T1-GE3 (Lead (Pb)-free and Halogen-free) | <b>ABSOLUTE MAXIMUM RATINGS</b> (T <sub>A</sub> = 25 °C, unless otherwise noted) | | | | | | | | |----------------------------------------------------------------------------------|------------------------|------------------|-------------|--------------|-----------|--------------|------| | Parameter | | | N-Channel | | P-Channel | | | | | | Symbol | 5 s | Steady State | 5 s | Steady State | Unit | | Drain-Source Voltage | | $V_{DS}$ | 20 | | - 20 | | V | | Gate-Source Voltage | | $V_{GS}$ | | ± 12 | ± 12 | | ] | | Continuous Drain Current (T <sub>J</sub> = 150 °C) | T <sub>A</sub> = 25 °C | - I <sub>D</sub> | 1.28 | 1.13 | - 1 | - 0.88 | | | | T <sub>A</sub> = 85 °C | | 0.92 | 0.81 | - 0.72 | - 0.63 | A | | Pulsed Drain Current | | I <sub>DM</sub> | | 4 | - 3 | | | | Continuous Source Current (Diode Conduction) <sup>a</sup> | | I <sub>S</sub> | 0.61 | 0.48 | - 0.61 | - 0.48 | | | Maximum Power Dissipation <sup>a</sup> | T <sub>A</sub> = 25 °C | В | 0.74 | 0.57 | 0.30 | 0.57 | w | | Maximum Fower Dissipation | T <sub>A</sub> = 85 °C | P <sub>D</sub> | 0.38 | 0.30 | 0.16 | 0.3 | - vv | | Operating Junction and Storage Temperature Range | | | - 55 to 150 | | | | °C | | THERMAL RESISTANCE RATINGS | | | | | | | | | |------------------------------------------|--------------|-------------------|------|-----|------|--|--|--| | Parameter | Typical | Maximum | Unit | | | | | | | Maximum Junction-to-Ambient <sup>a</sup> | t ≤ 5 s | В | 130 | 170 | | | | | | Waximum Junction-to-Ambient | Steady State | R <sub>thJA</sub> | 170 | 220 | °C/W | | | | | Maximum Junction-to-Foot (Drain) | Steady State | R <sub>thJF</sub> | 80 | 100 | | | | | Notes: a. Surface mounted on 1" x 1" FR4 board. ### Si1563EDH # Vishay Siliconix | Parameter | Symbol | Test Conditions | | Min. | Тур. | Max. | Unit | | |-----------------------------------------------|---------------------|----------------------------------------------------------------------------|------|--------|-------|-------|------|--| | Static | | | | | | | | | | Oaks Thorash ald Walks as | | $V_{DS} = V_{GS}, I_D = 100 \mu A$ | N-Ch | 0.45 | | 1 | ., | | | Gate Threshold Voltage | V <sub>GS(th)</sub> | V <sub>DS</sub> = V <sub>GS</sub> , I <sub>D</sub> = - 100 μA | P-Ch | - 0.45 | | - 1 | V | | | | | V 0VV 45V | N-Ch | | | ± 1 | 4 | | | Cata Dady Laglyana | | $V_{DS} = 0 \text{ V}, V_{GS} = \pm 4.5 \text{ V}$ | P-Ch | | | ± 1 | μΑ | | | Gate-Body Leakage | I <sub>GSS</sub> | V 0VV 110V | N-Ch | | | ± 10 | mA | | | | | $V_{DS} = 0 \text{ V}, V_{GS} = \pm 12 \text{ V}$ | P-Ch | | | ± 10 | | | | | | V <sub>DS</sub> = 16 V, V <sub>GS</sub> = 0 V | N-Ch | | | 1 | | | | Zana Oata Wallana Busin Oursel | | V <sub>DS</sub> = - 16 V, V <sub>GS</sub> = 0 V | P-Ch | | | - 1 | | | | Zero Gate Voltage Drain Current | I <sub>DSS</sub> | V <sub>DS</sub> = 16 V, V <sub>GS</sub> = 0 V, T <sub>J</sub> = 85 °C | N-Ch | | | 5 | μΑ | | | | | V <sub>DS</sub> = - 16 V, V <sub>GS</sub> = 0 V, T <sub>J</sub> = 85 °C | P-Ch | | | - 5 | 1 | | | On Otata Durin O manual | | $V_{DS} \ge 5 \text{ V}, V_{GS} = 4.5 \text{ V}$ | N-Ch | 2 | | | A | | | On-State Drain Current <sup>a</sup> | I <sub>D(on)</sub> | $V_{DS} \le -5 \text{ V}, V_{GS} = -4.5 \text{ V}$ | P-Ch | - 2 | | | | | | | | V <sub>GS</sub> = 4.5 V, I <sub>D</sub> = 1.13 A | N-Ch | | 0.220 | 0.280 | | | | | | V <sub>GS</sub> = - 4.5 V, I <sub>D</sub> = - 0.88 A | P-Ch | | 0.400 | 0.490 | 1 | | | D : 0 | _ | V <sub>GS</sub> = 2.5 V, I <sub>D</sub> = 0.99 A | N-Ch | | 0.281 | 0.360 | Ω | | | Drain-Source On-State Resistance <sup>a</sup> | R <sub>DS(on)</sub> | V <sub>GS</sub> = - 2.5 V, I <sub>D</sub> = - 0.71 A | P-Ch | | 0.610 | 0.750 | | | | | | V <sub>GS</sub> = 1.8 V, I <sub>D</sub> = 0.20 A | N-Ch | | 0.344 | 0.450 | | | | | | V <sub>GS</sub> = - 1.8 V, I <sub>D</sub> = - 0.20 A | P-Ch | | 0.850 | 1.10 | | | | Farmer of Transcription and | 9 <sub>fs</sub> | V <sub>DS</sub> = 10 V, I <sub>D</sub> = 1.13 A | N-Ch | | 2.6 | | _ | | | Forward Transconductance <sup>a</sup> | | V <sub>DS</sub> = - 10 V, I <sub>D</sub> = - 0.88 A | P-Ch | | 1.5 | | S | | | Die de Ferrand Velle and | ., | I <sub>S</sub> = 0.48 V, V <sub>GS</sub> = 0 V | N-Ch | | 0.8 | 1.2 | ., | | | Diode Forward Voltage <sup>a</sup> | $V_{SD}$ | I <sub>S</sub> = - 0.48 V, V <sub>GS</sub> = 0 V | P-Ch | | - 0.8 | - 1.2 | V | | | Dynamic <sup>b</sup> | • | | | | | | | | | Tatal Cata Chausa | | | N-Ch | | 0.65 | 1 | | | | Total Gate Charge | $Q_g$ | N-Channel | P-Ch | | 1.2 | 1.8 | | | | Cata Cauraa Charga | 0 | $V_{DS} = 10 \text{ V}, V_{GS} = 4.5 \text{ V}, I_{D} = 1.13 \text{ A}$ | N-Ch | | 0.2 | | nC | | | Gate-Source Charge | $Q_{gs}$ | P-Channel | P-Ch | | 0.3 | | | | | Cata Duain Chausa | 0 | $V_{DS} = -10 \text{ V}, V_{GS} = -4.5 \text{ V}, I_{D} = -0.88 \text{ A}$ | N-Ch | | 0.23 | | | | | Gate-Drain Charge | $Q_{gd}$ | | P-Ch | | 0.3 | | | | | Torre On Balan Time | t <sub>d(on)</sub> | | N-Ch | | 45 | 70 | | | | Turn-On Delay Time | | N-Channel | P-Ch | | 150 | 230 | | | | Rise Time | t <sub>r</sub> | $V_{DD} = 10 \text{ V, R}_{L} = 20 \Omega$ | N-Ch | | 85 | 130 | | | | | | $I_D \cong 0.5 A$ , $V_{GEN} = 4.5 V$ , $R_g = 6 \Omega$ | P-Ch | | 480 | 720 | | | | Turn Off Dalay Time | t <sub>d(off)</sub> | P-Channel | N-Ch | | 350 | 530 | ns | | | Turn-Off Delay Time | | $V_{DD}$ = - 10 V, $R_L$ = 20 $\Omega$ | P-Ch | | 840 | 1200 | | | | E 11.7: | | $I_D \cong -0.5 \text{ A}, V_{GEN} = -4.5 \text{ V}, R_g = 6 \Omega$ | N-Ch | | 210 | 320 | | | | Fall Time | t <sub>f</sub> | | P-Ch | | 850 | 1200 | | | #### Notes: Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. a. Pulse test; pulse width $\leq 300~\mu s,$ duty cycle $\leq 2~\%.$ b. Guaranteed by design, not subject to production testing. #### N-CHANNEL TYPICAL CHARACTERISTICS (25 °C, unless otherwise noted) # VISHAY #### N-CHANNEL TYPICAL CHARACTERISTICS (25 °C, unless otherwise noted) #### N-CHANNEL TYPICAL CHARACTERISTICS (25 °C, unless otherwise noted) Normalized Thermal Transient Impedance, Junction-to-Ambient Normalized Thermal Transient Impedance, Junction-to-Foot # VISHAY. #### P-CHANNEL TYPICAL CHARACTERISTICS (25 °C, unless otherwise noted) #### P-CHANNEL TYPICAL CHARACTERISTICS (25 °C, unless otherwise noted) #### P-CHANNEL TYPICAL CHARACTERISTICS (25 °C, unless otherwise noted) #### Normalized Thermal Transient Impedance, Junction-to-Ambient Normalized Thermal Transient Impedance, Junction-to-Foot Vishay Siliconix maintains worldwide manufacturing capability. Products may be manufactured at one of several qualified locations. Reliability data for Silicon Technology and Package Reliability represent a composite of all qualified locations. For related documents such as package/tape drawings, part marking, and reliability data, see <a href="https://www.vishay.com/ppg?71416">www.vishay.com/ppg?71416</a>. #### SC-70: 6-LEADS | | MILLIMETERS | | | INCHES | | | |----------------|-------------|---------|------|--------|----------|-------| | Dim | Min | Nom | Max | Min | Nom | Max | | Α | 0.90 | _ | 1.10 | 0.035 | _ | 0.043 | | A <sub>1</sub> | - | _ | 0.10 | - | _ | 0.004 | | A <sub>2</sub> | 0.80 | _ | 1.00 | 0.031 | _ | 0.039 | | b | 0.15 | _ | 0.30 | 0.006 | _ | 0.012 | | С | 0.10 | - | 0.25 | 0.004 | - | 0.010 | | D | 1.80 | 2.00 | 2.20 | 0.071 | 0.079 | 0.087 | | Ε | 1.80 | 2.10 | 2.40 | 0.071 | 0.083 | 0.094 | | E <sub>1</sub> | 1.15 | 1.25 | 1.35 | 0.045 | 0.049 | 0.053 | | е | | 0.65BSC | | | 0.026BSC | ; | | e <sub>1</sub> | 1.20 | 1.30 | 1.40 | 0.047 | 0.051 | 0.055 | | L | 0.10 | 0.20 | 0.30 | 0.004 | 0.008 | 0.012 | | کے | 7°Nom 7°Nom | | | | | | DWG: 5550 # Dual-Channel LITTLE FOOT® 6-Pin SC-70 MOSFET Copper Leadframe Version Recommended Pad Pattern and Thermal Performance #### INTRODUCTION The new dual 6-pin SC-70 package with a copper leadframe enables improved on-resistance values and enhanced thermal performance as compared to the existing 3-pin and 6-pin packages with Alloy 42 leadframes. These devices are intended for small to medium load applications where a miniaturized package is required. Devices in this package come in a range of on-resistance values, in n-channel and p-channel versions. This technical note discusses pin-outs, package outlines, pad patterns, evaluation board layout, and thermal performance for the dual-channel version. #### **PIN-OUT** Figure 1 shows the pin-out description and Pin 1 identification for the dual-channel SC-70 device in the 6-pin configuration. Both n-and p-channel devices are available in this package — the drawing example below illustrates the p-channel device. For package dimensions see outline drawing SC-70 (6-Leads) (http://www.vishay.com/doc?71154) #### **BASIC PAD PATTERNS** See Application Note 826, Recommended Minimum Pad Patterns With Outline Drawing Access for Vishay Siliconix MOSFETs, (http://www.vishay.com/doc?72286) for the SC-70 6-pin basic pad layout and dimensions. This pad pattern is sufficient for the low-power applications for which this package is intended. Increasing the drain pad pattern (Figure 2) yields a reduction in thermal resistance and is a preferred footprint. FIGURE 2. SC-70 (6 leads) Dual #### EVALUATION BOARD FOR THE DUAL-CHANNEL SC70-6 The 6-pin SC-70 evaluation board (EVB) shown in Figure 3 measures 0.6 in. by 0.5 in. The copper pad traces are the same as described in the previous section, *Basic Pad Patterns*. The board allows for examination from the outer pins to the 6-pin DIP connections, permitting test sockets to be used in evaluation testing. The thermal performance of the dual 6-pin SC-70 has been measured on the EVB, comparing both the copper and Alloy 42 leadframes. This test was then repeated using the 1-inch<sup>2</sup> PCB with dual-side copper coating. A helpful way of displaying the thermal performance of the 6-pin SC-70 dual copper leadframe is to compare it to the traditional Alloy 42 version. Document Number: 71405 www.vishay.com 12-Dec-03 1405 Front of Board SC70-6 Back of Board SC70-6 FIGURE 3. #### THERMAL PERFORMANCE **Junction-to-Foot Thermal Resistance** (the Package Performance) Thermal performance for the dual SC-70 6-pin package is measured as junction-to-foot thermal resistance, in which the "foot" is the drain lead of the device as it connects with the body. The junction-to-foot thermal resistance for this device is typically 80°C/W, with a maximum thermal resistance of approximately 100°C/W. This data compares favorably with another compact, dual-channel package - the dual TSOP-6 which features a typical thermal resistance of 75°C/W and a maximum of 90°C/W. #### **Power Dissipation** The typical $R\theta_{JA}$ for the dual-channel 6-pin SC-70 with a copper leadframe is 224°C/W steady-state, compared to 413°C/W for the Alloy 42 version. All figures are based on the 1-inch<sup>2</sup> FR4 test board. The following example shows how the thermal resistance impacts power dissipation for the dual 6-pin SC-70 package at varying ambient temperatures. Alloy 42 Leadframe | ALLOY 42 LEADFRAME | | | | | | |-------------------------------------------------------------|-------------------------------------------------------------|--|--|--|--| | Room Ambient 25 °C | Elevated Ambient 60 °C | | | | | | $P_D = \frac{T_{J(max)} - T_A}{R\theta_{JA}}$ | $P_D = \frac{T_{J(max)} - T_A}{R\theta_{JA}}$ | | | | | | $P_{D} = \frac{150^{\circ}C - 25^{\circ}C}{413^{\circ}C/W}$ | $P_{D} = \frac{150^{\circ}C - 60^{\circ}C}{413^{\circ}C/W}$ | | | | | | $P_D = 303 \text{ mW}$ | $P_D = 218 \text{ mW}$ | | | | | | COOPER LEADFRAME | | | | | | | |-------------------------------------------------------------|-------------------------------------------------------------|--|--|--|--|--| | Room Ambient 25 °C | Elevated Ambient 60 °C | | | | | | | $P_D = \frac{T_{J(max)} - T_A}{R\theta_{JA}}$ | $P_D = \frac{T_{J(max)} - T_A}{R\theta_{JA}}$ | | | | | | | $P_{D} = \frac{150^{\circ}C - 25^{\circ}C}{224^{\circ}C/W}$ | $P_{D} = \frac{150^{\circ}C - 60^{\circ}C}{224^{\circ}C/W}$ | | | | | | | $P_D = 558 \text{ mW}$ | $P_D = 402 \text{mW}$ | | | | | | Although they are intended for low-power applications, devices in the 6-pin SC-70 dual-channel configuration will handle power dissipation in excess of 0.5 W. #### **TESTING** To further aid the comparison of copper and Alloy 42 leadframes, Figures 4 and 5 illustrate the dual-channel 6-pin SC-70 thermal performance on two different board sizes and pad patterns. The measured steady-state values of $R\theta_{JA}$ for the dual 6-pin SC-70 with varying leadframes are as follows: | LITTLE FOOT 6-PIN SC-70 | | | | | | | |------------------------------------------------------------------------------|---------|---------|--|--|--|--| | Alloy 42 Copper | | | | | | | | 1) Minimum recommended pad pattern on the EVB board (see Figure 3). | 518°C/W | 344°C/W | | | | | | 2) Industry standard 1-inch <sup>2</sup> PCB with maximum copper both sides. | 413°C/W | 224°C/W | | | | | The results indicate that designers can reduce thermal resistance (θJA) by 34% simply by using the copper leadframe device as opposed to the Alloy 42 version. In this example, a 174°C/W reduction was achieved without an increase in board area. If an increase in board size is feasible, a further 120°C/W reduction can be obtained by utilizing a 1-inch<sup>2</sup>. PCB area. The Dual copper leadframe versions have the following suffix: Dual: Si19xxEDH Si15xxEDH Compl.: Document Number: 71405 www.vishay.com FIGURE 4. Dual SC70-6 Thermal Performance on EVB FIGURE 5. Dual SC70-6 Comparison on 1-inch<sup>2</sup> PCB #### **RECOMMENDED MINIMUM PADS FOR SC-70: 6-Lead** Recommended Minimum Pads Dimensions in Inches/(mm) Return to Index ## **Legal Disclaimer Notice** Vishay ### **Disclaimer** ALL PRODUCT, PRODUCT SPECIFICATIONS AND DATA ARE SUBJECT TO CHANGE WITHOUT NOTICE TO IMPROVE RELIABILITY, FUNCTION OR DESIGN OR OTHERWISE. Vishay Intertechnology, Inc., its affiliates, agents, and employees, and all persons acting on its or their behalf (collectively, "Vishay"), disclaim any and all liability for any errors, inaccuracies or incompleteness contained in any datasheet or in any other disclosure relating to any product. Vishay makes no warranty, representation or guarantee regarding the suitability of the products for any particular purpose or the continuing production of any product. To the maximum extent permitted by applicable law, Vishay disclaims (i) any and all liability arising out of the application or use of any product, (ii) any and all liability, including without limitation special, consequential or incidental damages, and (iii) any and all implied warranties, including warranties of fitness for particular purpose, non-infringement and merchantability. Statements regarding the suitability of products for certain types of applications are based on Vishay's knowledge of typical requirements that are often placed on Vishay products in generic applications. Such statements are not binding statements about the suitability of products for a particular application. It is the customer's responsibility to validate that a particular product with the properties described in the product specification is suitable for use in a particular application. Parameters provided in datasheets and/or specifications may vary in different applications and performance may vary over time. All operating parameters, including typical parameters, must be validated for each customer application by the customer's technical experts. Product specifications do not expand or otherwise modify Vishay's terms and conditions of purchase, including but not limited to the warranty expressed therein. Except as expressly indicated in writing, Vishay products are not designed for use in medical, life-saving, or life-sustaining applications or for any other application in which the failure of the Vishay product could result in personal injury or death. Customers using or selling Vishay products not expressly indicated for use in such applications do so at their own risk. Please contact authorized Vishay personnel to obtain written terms and conditions regarding products designed for such applications. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document or by any conduct of Vishay. Product names and markings noted herein may be trademarks of their respective owners. # **Material Category Policy** Vishay Intertechnology, Inc. hereby certifies that all its products that are identified as RoHS-Compliant fulfill the definitions and restrictions defined under Directive 2011/65/EU of The European Parliament and of the Council of June 8, 2011 on the restriction of the use of certain hazardous substances in electrical and electronic equipment (EEE) - recast, unless otherwise specified as non-compliant. Please note that some Vishay documentation may still make reference to RoHS Directive 2002/95/EC. We confirm that all the products identified as being compliant to Directive 2002/95/EC conform to Directive 2011/65/EU. Vishay Intertechnology, Inc. hereby certifies that all its products that are identified as Halogen-Free follow Halogen-Free requirements as per JEDEC JS709A standards. Please note that some Vishay documentation may still make reference to the IEC 61249-2-21 definition. We confirm that all the products identified as being compliant to IEC 61249-2-21 conform to JEDEC JS709A standards. Revision: 02-Oct-12 Document Number: 91000