

# 4.5-V to 14-V Input High-Current Synchronous Buck Converter

Check for Samples: TPS56221

#### **FEATURES**

- 4.5-V to 14-V Input Voltage Range
- **Incorporates Power Block Technology**
- **Up to 25-A Output Current**
- Fixed Frequency Options of 300 kHz, 500 kHz and 1 MHz
- High-Side and Low-Side MOSFET R<sub>DS(on)</sub> Sensing
- **Programmable Soft-Start**
- 600-mV Reference Voltage with 1% Accuracy
- **Voltage Mode Control with Feed-Forward**
- **Supports Pre-Biased Output**
- **Thermal Shutdown**
- 22-Pin 5 mm x 6 mm PQFN PowerPAD™ **Package**

#### **APPLICATIONS**

- Point-of-Load (POL) Power Modules
- **High Density DC-DC Converters for Telecom** and Networking Applications

#### DESCRIPTION

TPS56221 is a high-efficiency and high-current synchronous buck converter designed to operate from a supply between 4.5 V and 14 V. The device is capable of producing an output voltage as low as 0.6 V at loads up to 25 A. Integrated NexFET™ Power MOSFETs provide a small foot print and ease of use.

The device implements a voltage-mode control with voltage feed-forward compensation that responds instantly to input voltage change.

TPS56221 is available in a thermally enhanced 22pin PQFN (DQP) PowerPAD™ package.

The device offers design flexibility with a variety of user programmable functions, including soft-start, overcurrent protection (OCP) levels, and loop compensation. OCP levels are programmed by a single external resistor connected from the ILIM pin to the circuit ground. During the initial power-on sequence, the device enters a calibration cycle, measures the voltage at the ILIM pin, and sets an internal OCP voltage level. During operation, the programmed OCP voltage level is compared to the voltage drop across the low-side FET when it is on to determine whether there is an overcurrent condition. It then enters a shutdown/restart cycle until the fault is removed.

#### SIMPLIFIED APPLICATION



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. PowerPAD. NexFET are trademarks of Texas Instruments.





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### ORDERING INFORMATION

| T <sub>A</sub> | PACKAGE           | PINS | TRANSPORT MEDIA | MINIMUM QUANTITY | ORDERABLE<br>NUMBER |
|----------------|-------------------|------|-----------------|------------------|---------------------|
| -40°C to 150°C | Digatio OFN (DOD) | 22   | Tana and real   | 250              | TPS56221DQPT        |
| -40°C to 150°C | Plastic QFN (DQP) | 22   | Tape-and-reel   | 2500             | TPS56221DQPR        |

#### **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range (unless otherwise noted) (1)

|                         |                                        | VAL         | JE   | UNIT |
|-------------------------|----------------------------------------|-------------|------|------|
|                         |                                        | MIN         | TYP  | UNIT |
|                         | VDD, VIN                               | -0.3        | 16.5 | V    |
|                         | SW                                     | -3          | 25   |      |
| Voltage Range           | SW (< 100 ns pulse width, 10 µJ)       | -5          |      |      |
| Vollage Kange           | BOOT                                   | -0.3        | 30   |      |
|                         | BOOT-SW (differential from BOOT to SW) | -0.3        | 7    |      |
|                         | COMP, PGOOD, FB, BP, EN/SS, ILIM       | -0.3        | 7    |      |
| Electrostatic discharge | (HBM) QSS 009-105 (JESD22-A114A)       |             | 2    | kV   |
| Electrostatic discharge | (CBM) QSS 009-147 (JESD22-C101B.01)    |             | 1.5  |      |
| Temperature             | Junction, T <sub>J</sub>               | -40         | 150  | °C   |
| Temperature             | Storage, T <sub>stg</sub>              | <b>–</b> 55 | 150  |      |

<sup>(1)</sup> Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other condition beyond those included under *Recommended Operating Conditions* is not implied. Exposure to absolute-maximum-rated conditions for extended periods of time may affect device reliability.

#### THERMAL INFORMATION

|                  |                                              | TPS56221 |       |
|------------------|----------------------------------------------|----------|-------|
|                  | THERMAL METRIC <sup>(1)</sup>                | PQFN     | UNITS |
|                  |                                              | 22 PINS  |       |
| $\theta_{JA}$    | Junction-to-ambient thermal resistance       | 34.6     |       |
| $\theta_{JCtop}$ | Junction-to-case (top) thermal resistance    | 22.9     |       |
| ΨЈТ              | Junction-to-top characterization parameter   | 0.6      | °C/W  |
| ΨЈВ              | Junction-to-board characterization parameter | 5.0      |       |
| $\theta_{JCbot}$ | Junction-to-case (bottom) thermal resistance | 0.3      |       |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

#### RECOMMENDED OPERATING CONDITIONS

over operating free-air temperature range (unless otherwise noted)

|          |                                | MIN | TYP MAX | UNIT |
|----------|--------------------------------|-----|---------|------|
| $V_{DD}$ | VIN Input voltage              | 4.5 | 14      | V    |
| $T_J$    | Operating junction temperature | -40 | 125     | °C   |



## **ELECTRICAL CHARACTERISTICS**

 $-40^{\circ}\text{C} \le \text{T}_{\text{J}} \le 125^{\circ}\text{C}$ ,  $\text{V}_{\text{VDD}} = 12 \text{ V}$ , all parameters at zero power dissipation (unless otherwise noted)

|                                  | PARAMETER                                                     | TEST CONDITIONS                                                                                 | MIN                   | TYP                 | MAX                   | UNIT<br>S |
|----------------------------------|---------------------------------------------------------------|-------------------------------------------------------------------------------------------------|-----------------------|---------------------|-----------------------|-----------|
| VOLTAGE F                        | REFERENCE                                                     |                                                                                                 |                       |                     |                       |           |
|                                  |                                                               | T <sub>J</sub> = 25°C, 4.5 V ≤ V <sub>VDD</sub> ≤ 14 V                                          | 597                   | 600                 | 603                   |           |
| $V_{FB}$                         | FB input voltage                                              | -40°C ≤ T <sub>J</sub> ≤ 125°C,<br>4.5 V ≤ V <sub>VDD</sub> ≤ 14 V                              | 594                   | 600                 | 606                   | mV        |
| INPUT SUP                        | PLY                                                           |                                                                                                 |                       |                     |                       |           |
| $V_{VDD}$                        | Input supply voltage range                                    |                                                                                                 | 4.5                   |                     | 14                    | V         |
| IVDD <sub>SD</sub>               | Shutdown supply current                                       | V <sub>EN/SS</sub> = 0.2 V                                                                      |                       | 80                  | 120                   | μΑ        |
| IVDDQ                            | Quiescent, non-switching                                      | Let EN/SS float, V <sub>FB</sub> = 1 V                                                          |                       | 2.5                 | 5.0                   | mA        |
| V <sub>UVLO</sub>                | UVLO ON Voltage                                               |                                                                                                 | 4.0                   |                     | 4.3                   | V         |
| V <sub>UVLO(HYS)</sub>           | UVLO hysteresis                                               |                                                                                                 | 500                   |                     | 700                   | mV        |
| ENABLE/SC                        | OFT-START                                                     |                                                                                                 | ı                     |                     |                       |           |
| V <sub>IH</sub>                  | High-level input voltage, EN/SS                               |                                                                                                 | 0.55                  | 0.70                | 1.00                  | V         |
| V <sub>IL</sub>                  | Low-level input voltage, EN/SS                                |                                                                                                 | 0.27                  | 0.30                | 0.33                  | V         |
| I <sub>SS</sub>                  | Soft-start source current                                     |                                                                                                 | 8                     | 10                  | 12                    | μA        |
| V <sub>SS</sub>                  | Soft-start voltage level – Start of ramp                      |                                                                                                 | 0.4                   | 0.8                 | 1.3                   | V         |
| BP REGULA                        | ATOR                                                          |                                                                                                 | <u> </u>              |                     |                       |           |
| $V_{BP}$                         | Output voltage                                                | I <sub>BP</sub> = 10 mA                                                                         | 6.2                   | 6.5                 | 6.8                   | V         |
| V <sub>DO</sub>                  | Regulator dropout voltage, V <sub>VDD</sub> – V <sub>BP</sub> | I <sub>BP</sub> = 25 mA, V <sub>VDD</sub> = 4.5 V                                               |                       | 70                  | 125                   | mV        |
| OSCILLATO                        |                                                               | 122                                                                                             |                       |                     |                       | I         |
|                                  |                                                               | $R_{COMP} = 40.2 \text{ k}\Omega,$<br>$4.5 \text{ V} \le V_{VDD} \le 14 \text{ V}$              | 270                   | 300                 | 330                   | kHz       |
| $f_{\text{SW}}$                  | Switching Frequency                                           | $R_{COMP}$ = open,<br>4.5 V $\leq$ V <sub>VDD</sub> $\leq$ 14 V                                 | 450                   | 500                 | 550                   | kHz       |
|                                  |                                                               | $R_{COMP}$ = 13.3 kΩ,<br>4.5 V ≤ V <sub>VDD</sub> ≤ 14 V                                        | 0.8                   | 0.95                | 1.1                   | MHz       |
| V <sub>RAMP</sub> <sup>(1)</sup> | Ramp amplitude                                                |                                                                                                 | V <sub>VDD</sub> /6.6 | V <sub>VDD</sub> /6 | V <sub>VDD</sub> /5.4 | V         |
| PWM                              |                                                               |                                                                                                 |                       |                     |                       |           |
|                                  |                                                               | $f_{sw} = 300 \text{ kHz}, V_{FB} = 0 \text{ V}, 4.5 \text{ V} \leq V_{VDD} \leq 14 \text{ V}$  | 93%                   |                     |                       |           |
| D <sub>MAX</sub> <sup>(1)</sup>  | Maximum duty cycle                                            | $f_{sw} = 500 \text{ kHz}, V_{FB} = 0 \text{ V},  4.5 \text{ V} \leq V_{VDD} \leq 14 \text{ V}$ | 90%                   |                     |                       |           |
|                                  |                                                               | $f_{SW} = 1 \text{ MHz}, V_{FB} = 0 \text{ V}, 4.5 \text{ V} \leq V_{VDD} \leq 14 \text{ V}$    | 85%                   |                     |                       |           |
| t <sub>ON(min)</sub> (1)         | Minimum controllable pulse width                              |                                                                                                 |                       |                     | 100                   | ns        |
| ERROR AM                         | PLIFIER                                                       |                                                                                                 |                       |                     |                       |           |
| GBWP (1)                         | Gain bandwidth product                                        |                                                                                                 | 10                    | 24                  |                       | MHz       |
| A <sub>O</sub> L <sup>(1)</sup>  | Open loop gain                                                |                                                                                                 | 60                    |                     |                       | dB        |
| I <sub>IB</sub>                  | Input bias current (current out of FB pin)                    | V <sub>FB</sub> = 0.6 V                                                                         |                       |                     | 75                    | nA        |
| I <sub>EAOP</sub>                | Output source current                                         | V <sub>FB</sub> = 0 V                                                                           | 1.5                   |                     |                       | mA        |
| I <sub>EAOM</sub>                | Output sink current                                           | V <sub>FB</sub> = 1 V                                                                           | 1.5                   |                     |                       | mA        |

<sup>(1)</sup> Ensured by design. Not production tested



## **ELECTRICAL CHARACTERISTICS (continued)**

-40°C  $\leq T_{J} \leq 125$ °C,  $V_{VDD} = 12$  V, all parameters at zero power dissipation (unless otherwise noted)

|                                    | PARAMETER                                                     | TEST CONDITIONS                                                       | MIN | TYP  | MAX | UNIT<br>S |
|------------------------------------|---------------------------------------------------------------|-----------------------------------------------------------------------|-----|------|-----|-----------|
| POWER GO                           | OD                                                            |                                                                       |     |      |     |           |
| V <sub>OV</sub>                    | Feedback upper voltage limit for PGOOD                        |                                                                       | 655 | 675  | 700 | mV        |
| $V_{UV}$                           | Feedback lower voltage limit for PGOOD                        |                                                                       | 500 | 525  | 550 |           |
| V <sub>PGD-HYST</sub>              | PGOOD hysteresis voltage at FB                                |                                                                       |     | 30   | 45  |           |
| R <sub>PGD</sub>                   | PGOOD pull down resistance                                    | V <sub>FB</sub> = 0 V, I <sub>FB</sub> = 5 mA                         |     | 30   | 70  | Ω         |
| I <sub>PGDLK</sub>                 | PGOOD leakage current                                         | $550 \text{ mV} < V_{FB} < 655 \text{ mV},$ $V_{PGOOD} = 5 \text{ V}$ |     | 10   | 20  | μΑ        |
| OUTPUT ST                          | AGE                                                           |                                                                       |     |      |     |           |
| R <sub>HI</sub>                    | High-side device resistance                                   | $T_J = 25^{\circ}C$ , $(V_{BOOT} - V_{SW}) = 5.5 \text{ V}$           |     | 4.5  | 6.5 | mΩ        |
| R <sub>LO</sub>                    | Low side device resistance                                    | $T_J = 25^{\circ}C$                                                   |     | 1.9  | 2.7 |           |
| OVERCURR                           | ENT PROTECTION (OCP)                                          |                                                                       |     |      |     |           |
| t <sub>PSSC(min)</sub> (2)         | Minimum pulse time during short circuit                       |                                                                       |     | 250  |     | ns        |
| t <sub>BLNKH</sub> (2)             | Switch leading-edge blanking pulse time (high-side detection) |                                                                       |     | 150  |     |           |
| I <sub>OCH</sub>                   | OC threshold for high-side FET                                | $T_J = 25$ °C, $(V_{BOOT} - V_{SW}) = 5.5 \text{ V}$                  | 45  | 54   | 65  | Α         |
| I <sub>ILIM</sub>                  | ILIM current source                                           | $T_J = 25^{\circ}C$                                                   |     | 10.0 |     | μA        |
| V <sub>OCLPRO</sub> <sup>(2)</sup> | Programmable OC range for low side FET                        | T <sub>J</sub> = 25°C                                                 | 12  |      | 100 | mV        |
| t <sub>OFF</sub>                   | OC retry cycles on EN/SS pin                                  |                                                                       |     | 4    |     | Cycle     |
| BOOT DIOD                          | E                                                             |                                                                       | 1   |      |     |           |
| $V_{DFWD}$                         | Bootstrap diode forward voltage                               | I <sub>BOOT</sub> = 5 mA                                              |     | 0.8  |     | V         |
| THERMAL S                          | SHUTDOWN                                                      |                                                                       |     |      |     |           |
| T <sub>JSD</sub> (2)               | Junction shutdown temperature                                 |                                                                       |     | 145  |     | ٥С        |
| T <sub>JSDH</sub> (2)              | Hysteresis                                                    |                                                                       |     | 20   |     | ٥С        |

<sup>(2)</sup> Ensured by design. Not production tested

4



## **DEVICE INFORMATION**

#### DQP PACKAGE PQFN-22 (TOP VIEW)



Note: The thermal pad is also an electrical ground connection.

#### **PIN FUNCTIONS**

|       | PIN            | I/O | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |
|-------|----------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| NAME  | NO.            |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
| воот  | 4              | 0   | Gate drive voltage for the high-side FET. A 100-nF capacitor (typical) must be connected between this pin and the SW pin. To reduce a voltage spike at SW, a BOOT resistor between 5 $\Omega$ to 10 $\Omega$ may be placed in series with the BOOT capacitor to slow down turn-on of the high-side FET.                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |
| BP    | 19             | 0   | Output bypass for the internal regulator. Connect a low-ESR bypass ceramic capacitor of 1 $\mu F$ or greater from this pin to GND.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |
| COMP  | 1              | 0   | Output of the error amplifier and connection node for loop feedback components. Optionally, a 40.2 k $\Omega$ resistor from this pin to GND sets switching frequency to 300KHz instead of the default value of 500KHz; while a 13.3 k $\Omega$ resistor from this pin to GND sets switching frequency to 1 MHz.                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
| EN/SS | 21             | I   | Logic-level input starts or stops the controller via an external user command. Allowing this pin to float turns the controller on. Pulling this pin low disables the controller. This is also the soft-start programming pin. A capacitor connected from this pin to GND programs the soft-start time. The capacitor is charged with an internal current source of 10 $\mu$ A. The resulting voltage ramp of this pin is also used as a second non-inverting input to the error amplifier after a 0.8 V (typical) level shift downwards. Output regulation is controlled by the internal level shifted voltage ramp until that voltage reaches the internal reference voltage of 600 mV. The voltage ramp of this pin reaches 1.4 V (typical). |  |  |  |
| FB    | 2              | ı   | Inverting input to the error amplifier. In normal operation, the voltage on this pin is equal to the internal reference voltage.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |
| GND 3 |                | _   | Ground reference for the device                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
| GND   | 5              |     | Ground reference for the device                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
| GND   | Thermal<br>Pad | -   | Ground reference for the device. This is also the thermal pad used to conduct heat from the device. This connection serves two purposes. The first is to provide an electrical ground connection for the device. The second is to provide a low thermal impedance path from the device die to the PCB. This pad should be tied externally to a ground plane.                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |
| ILIM  | 18             | I   | A resistor connected from this pin to GND sets the overcurrent threshold for the device (the low-side FET).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |
| PGD   | 22             | 0   | Open drain power good output.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
|       | 6              |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
|       | 7              |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
| SW    | 8              |     | Switching node of the power conversion stage. Sense line for the adaptive anti-cross conduction circuitry.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |
| SVV   | 9              |     | Acts as the common connection for the flying high-side FET driver.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |
|       | 10             | 10  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
|       | 11             |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
| VDD   | 20             | I   | Power input to the controller. A low-ESR bypass ceramic capacitor of 1 µF should be connected from this pin close to GND.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |



## **PIN FUNCTIONS (continued)**

|      | PIN | I/O | DESCRIPTION                       |
|------|-----|-----|-----------------------------------|
| NAME | NO. |     |                                   |
|      | 12  |     |                                   |
|      | 13  |     |                                   |
| VIN  | 14  |     | Dower input to the high side CCT  |
| VIIN | 15  | '   | Power input to the high-side FET. |
|      | 16  |     |                                   |
|      | 17  |     |                                   |

## **FUNCTIONAL BLOCK DIAGRAM**



Product Folder Links : TPS56221

6



#### **TYPICAL CHARACTERISTICS**



Figure 1. Reference Voltage vs. Junction Temperature



Figure 3. Switching Frequency vs. Junction Temperature (500 kHz)



Figure 5. EN Pin High-Level Threshold Voltage vs. Junction Temperature



Figure 2. Switching Frequency vs. Junction Temperature (300 kHz)



Figure 4. Switching Frequency vs. Junction Temperature (1 MHz)



Figure 6. EN Pin Low-Level Threshold Voltage vs. Junction Temperature



### TYPICAL CHARACTERISTICS (continued)



Figure 7. Shutdown Current vs. Junction Temperature



Figure 8. Quiescent Current vs. Junction Temperature



Figure 9. Soft-Start Source vs. Junction Temperature



Figure 10. Soft-Start Voltage Level vs. Junction Temperature



Figure 11. High-Side On Resistance vs. Junction Temperature



Figure 12. Low-Side On Resistance vs. Junction Temperature

8



#### TYPICAL CHARACTERISTICS

Figure 13 to Figure 18 are measured on a 2.5" x 2.5", 0.062" thick FR4 board with 4 layers and 2 oz. copper, a 0.32- $\mu$ H output inductor and a DCR of 0.32 m $\Omega$ .



Figure 13. High-Side Overcurrent Threshold vs. Junction Temperature



Figure 15. Efficiency vs. Load Current (V<sub>VIN</sub> = 12 V)



Figure 17. Output Current vs. Ambient Temperature (V<sub>VIN</sub> = 12 V)



Figure 14. Power Good Threshold Voltage vs. Junction Temperature



Figure 16. Efficiency vs. Load Current (V<sub>VIN</sub> = 5 V)



Figure 18. Output Current vs. Ambient Temperature (V<sub>VIN</sub> = 5 V)



#### **APPLICATION INFORMATION**

#### Introduction

The TPS56221 is a 25-A high performance synchronous buck converter with two integrated N-channel NexFET™ power MOSFETs. The device implements a voltage-mode control with voltage feed-forward compensation that responds instantly to input voltage change. Pre-bias capability eliminates concerns about damaging sensitive loads.

### **Voltage Reference**

The 600-mV bandgap cell is internally connected to the non-inverting input of the error amplifier. The reference voltage is trimmed with the error amplifier in a unity gain configuration to remove amplifier offset from the final regulation voltage. The 1% tolerance on the reference voltage allows the user to design a very accurate power supply.



Figure 19. Startup Sequence and Timing

## **Enable Functionality, Startup Sequence and Timing**

After input power is applied, an internal  $40-\mu A$  current source begins to charge the soft-start capacitor connected from EN/SS to GND. When the voltage across that capacitor increases to 0.7 V, it enables the internal BP regulator followed by a calibration. Total calibration time is approximately 1.9 ms. See Figure 19. During the calibration, the device performs the following two functions.

#### **COMP Pin Impedance Sensing**

The device samples the impedance at the COMP pin and determines the appropriate operating switching frequency. If there is no resistor connected from the COMP pin to GND, the switching frequency is set to the default value of 500 kHz. If a resistor of 40.2 k $\Omega$  ± 10% is connected from the COMP pin to GND, the switching frequency is set to 300 kHz. Alternatively, if a resistor of 13.3 K ± 10% is connected from the COMP pin to GND, the switching frequency is set to 1 MHz.

After a 1.1-ms time period, the COMP pin is then brought low for 0.8 ms. This ensures that the feedback loop is preconditioned at startup and no sudden output rise occurs at the output of the converter when it is allowed to start switching.

## **Overcurrent Protection (OCP) setting**

The device sources 10  $\mu$ A (typical) to the resistor connected from the ILIM pin to GND. The voltage developed across that resistor multiplied by a factor of 2 is then sampled and latched off internally as the OCP trip level for the low-side FET until one cycles the input or toggles the EN/SS.



The voltage at EN/SS is internally clamped to 1.3 V before and/or during calibration to minimize the discharging time once calibration is complete. The discharging current is from an internal current source of 140  $\mu$ A and it pulls the voltage down to 0.4 V. It then initiates the soft-start by charging up the capacitor using an internal current source of 10  $\mu$ A. The resulting voltage ramp on this pin is used as a second non-inverting input to the error amplifier after an 800 mV (typical) downward level-shift; therefore, the actual soft-start does not take place until the voltage at this pin reaches 800 mV.

If the EN/SS pin is left floating, the controller starts automatically. EN/SS must be pulled down to less than 270 mV to ensure that the chip is in shutdown mode.

#### **Soft-Start Time**

The soft-start time of the TPS56221 is user programmable by selecting a single capacitor. The EN/SS pin sources 10  $\mu$ A to charge this capacitor. The actual output ramp-up time is the amount of time that it takes for the 10  $\mu$ A to charge the capacitor through a 600 mV range. There is some initial lag due to calibration and an offset (800 mV) from the actual EN/SS pin voltage to the voltage applied to the error amplifier.

The soft-start is accomplished in a closed-loop, meaning that the error amplifier controls the output voltage at all times during the soft-start period and the feedback loop is never open as occurs in duty cycle limit soft-start schemes. The error amplifier has two non-inverting inputs, one connected to the 600-mV reference voltage, and the other connected to the offset EN/SS pin voltage. The lower of these two voltages is what the error amplifier controls the FB pin to. As the voltage on the EN/SS pin ramps up past approximately 1.4 V (800 mV offset voltage plus the 600 mV reference voltage), the 600-mV reference voltage becomes the dominant input and the converter has reached its final regulation voltage.

The capacitance required for a given soft-start ramp time for the output voltage is calculated in Equation 1.

$$C_{SS} = \left(\frac{I_{SS}}{V_{FB}}\right) \times t_{SS}$$

where

- C<sub>SS</sub> is the required capacitance on the EN/SS pin (nF)
- I<sub>SS</sub> is the soft-start source current (10 μA)
- V<sub>FB</sub> is the feedback reference voltage (0.6 V)
- t<sub>SS</sub> is the desired soft-start ramp time (ms)

#### Oscillator

The oscillator frequency is internally fixed at 500 KHz if there is no resistor connected from COMP pin to GND. Optionally, a 40.2- $k\Omega$  resistor from the COMP pin to GND sets the frequency to 300 KHz. Alternatively, a 13.3- $k\Omega$  resistor from COMP pin GND sets the frequency to 1 MHz.

### **Overcurrent Protection (OCP)**

Programmable OCP level at ILIM is from 6 mV to 50 mV. With a scale factor of 2, the actual OC trip point across the low-side FET is in the range of 12 mV to 100 mV.

If the voltage drop across  $R_{OCSET}$  reaches 300 mV during calibration (No  $R_{OCSET}$  resistor included), it disables OC protection. Once disabled, there is no low-side or high-side current sensing.

OCP level for the high-side FET is fixed at 54 A (typical). The high-side OCP provides pulse-by-pulse current limiting.

OCP sensing for the low-side FET is a true inductor valley current detection, using sample and hold. Equation 2 can be used to calculate  $R_{OCSET}$ :

$$R_{OCSET} = \left(I_{OUT(max)} - \left(\frac{I_{P-P}}{2}\right)\right) \times 95 + 62.5$$

where

- I<sub>P-P</sub> is the peak-to-peak inductor current (A)
- I<sub>OUT(max)</sub> is the trip point for OCP (A)
- $R_{OCSET}$  is the resistor used for setting the OCP level ( $\Omega$ )

(2)

(1)



An overcurrent (OC) condition is detected by sensing voltage drop across the low-side FET and across the high-side FET. If the voltage drop across either FET exceeds OC threshold, a count increments one count. If no OC condition is detected on either FET, the fault counter decrements by one counter. If three OC pulses are summed, a fault condition is declared which cycles the soft-start function in a hiccup mode. Hiccup mode is defined as four dummy soft-start timeouts followed by a real one if overcurrent condition is encountered during normal operation; or five dummy soft-start timeouts followed by a real one if overcurrent condition occurs from the beginning during start. This cycle continues indefinitely until the fault condition is removed.

### Switching Node (SW)

The SW pin connects to the switching node of the power conversion stage. It acts as the return path for the highside gate driver. When configured as a synchronous buck stage, the voltage swing on SW normally traverses from below ground to well above the input voltage. Parasitic inductance in the high-side FET and the output capacitance (COSS) of both power FETs form a resonant circuit that can produce high frequency ( > 100 MHz) ringing on this node. The voltage peak of this ringing, if not controlled, can be significantly higher than the input voltage. Ensure that the peak ringing amplitude does not exceed the absolute maximum rating limit for the pin.

In many cases, a series resistor and capacitor snubber network connected from the switching node to PGND can be helpful in damping the ringing and decreasing the peak amplitude. Provide provisions for snubber network components in the layout of the printed circuit board. If testing reveals that the ringing amplitude at the SW pin exceeds the limit, then include snubber components.

Placing a BOOT resistor with a value between 5  $\Omega$  and 10  $\Omega$  in series with the BOOT capacitor slows down the turn-on of the high-side FET and can help to reduce the peak ringing at the switching node as well.

## Input Undervoltage Lockout (UVLO)

The TPS56221 has fixed input under-voltage lockout (UVLO). In order for the device to turn on, the following conditions must be met:

- the EN/SS pin voltage must be greater than V<sub>IH</sub>
- the input voltage must exceed UVLO on voltage V<sub>UVLO</sub>

The UVLO has a minimum of 500 mV hysteresis built-in.

#### **Pre-Bias Startup**

The TPS56221 contains a unique circuit to prevent current from being pulled from the output during startup in the condition the output is pre-biased. There are no PWM pulses until the internal soft-start voltage rises above the error amplifier input (FB pin), if the output is pre-biased. Once the soft-start voltage exceeds the error amplifier input, the controller slowly initiates synchronous rectification by starting the synchronous rectifier with a narrow on time. It then increments the on-time on a cycle-by-cycle basis until it coincides with the time dictated by (1-D), where D is the duty cycle of the converter.

This approach prevents the sinking of current from a pre-biased output, and ensures the output voltage startup and ramp to regulation is smooth and controlled.

#### **Power Good**

The TPS56221 provides an indication that output is good for the converter. This is an open drain signal and pulls low when any condition exists that would indicate that the output of the supply might be out of regulation. These conditions include:

- V<sub>FR</sub> is more than ±12.5% from nominal
- soft-start is active
- a short circuit condition has been detected

#### **NOTE**

When there is no power to the device, PGOOD is not able to pull close to GND if an auxiliary supply is used for the power good indication. In this case, a built in resistor connected from drain to gate on the PGOOD pull down device makes the PGOOD pin look approximately like a diode to GND.

12



## **Thermal Shutdown**

If the junction temperature of the device reaches the thermal shutdown limit of 145°C, both high-side FET and low-side FET are kept off. When the junction cools to the required level (125°C typical), the PWM initiates soft start as during a normal power-up cycle.

Copyright © 2011–2012, Texas Instruments Incorporated

13



#### **DESIGN EXAMPLE**

## Introduction

This design example describes a 25-A, 12-V to 1.0-V design using the TPS56221 high-current integrated buck converter. The system specifications are listed in Table 1.

**Table 1. Design Example Parameters** 

|                         | PARAMETER                        | TEST CONDITIONS                                 | MIN  | TYP  | MAX  | UNIT |
|-------------------------|----------------------------------|-------------------------------------------------|------|------|------|------|
| V <sub>IN</sub>         | Input voltage                    |                                                 | 8.0  |      | 14   | V    |
| V <sub>IN(ripple)</sub> | Input ripple                     | I <sub>OUT</sub> = 25 A                         |      |      | 0.2  | V    |
| V <sub>OUT</sub>        | Output voltage                   | 0 A ≤ I <sub>OUT</sub> ≤ 25 A                   | 0.98 | 1.00 | 1.02 | V    |
|                         | Line regulation                  | 8 V ≤ V <sub>IN</sub> ≤ 14 V                    |      |      | 0.1% |      |
|                         | Load regulation                  | 0 A ≤ I <sub>OUT</sub> ≤ 25 A                   |      |      | 1.0% |      |
| V <sub>P-P</sub>        | Output ripple                    | I <sub>OUT</sub> = 25 A                         |      | 20   |      | mV   |
| V <sub>OVER</sub>       | Output overshoot                 | I <sub>TRAN</sub> = 10 A                        |      | 100  |      | mV   |
| V <sub>UNDER</sub>      | Output undershoot                | I <sub>TRAN</sub> = 10 A                        |      | 100  |      | mV   |
| I <sub>OUT</sub>        | Output current                   | 8 V ≤ V <sub>IN</sub> ≤ 14 V                    | 0    |      | 25   | Α    |
| t <sub>SS</sub>         | Softstart time                   | V <sub>IN</sub> = 12 V                          |      | 2.0  |      | ms   |
| I <sub>SCP</sub>        | Short circuit current trip point |                                                 | 32   |      |      | Α    |
| η                       | Efficiency                       | V <sub>IN</sub> = 12 V, I <sub>OUT</sub> = 25 A |      | 87   |      | %    |
| f <sub>SW</sub>         | Switching frequency              |                                                 |      | 500  |      | kHz  |





Figure 20. Design Example Schematic



#### **Design Procedure**

#### **Switching Frequency Selection**

To achieve a balance between small size and high efficiency for this design, use switching frequency of 500 kHz.

#### Inductor Selection

Synchronous buck power inductors are typically sized for between approximately 20% and 40% peak-to-peak ripple current (I<sub>P-P</sub>).

Using this target ripple current, the required inductor size can be calculated as shown in Equation 3.

$$L \approx \frac{V_{IN(max)} - V_{OUT}}{0.3 \times I_{OUT}} \times \frac{V_{OUT}}{V_{IN(max)}} \times \frac{1}{f_{SW}} = \frac{14 \, V - 1.0 \, V}{0.3 \times 25 \, A} \times \frac{1.0 \, V}{14 \, V} \times \frac{1}{500 \, kHz} = 186 \, nH \tag{3}$$

Selecting a standard 320-nH inductor value,  $I_{P-P} = 5.8 \text{ A}$ .

The RMS current through the inductor is approximated in Equation 4.

$$I_{L(rms)} = \sqrt{\left(I_{L(avg)}\right)^2 + \left(I_{12} \times \left(I_{RIPPLE}\right)^2\right)} = \sqrt{\left(I_{OUT}\right)^2 + \left(I_{12} \times \left(I_{P-P}\right)^2\right)} = \sqrt{\left(25\right)^2 + \left(I_{12} \times \left(5.8\right)^2\right)} = 25.06 A$$
(4)

#### **Output Capacitor Selection**

The selection of the output capacitor is typically driven by the output transient response. For applications with  $V_{IN(min)} > 2 \times V_{OUT}$ , use overshoot to calculate the minimum output capacitance and the equation is shown in Equation 5.

$$C_{OUT(min)} = \frac{(I_{TRAN})^2 \times L}{V_{OUT} \times V_{OVER}} = \frac{(10)^2 \times 320 \text{ nH}}{1.0 \times 100 \text{ mV}} = 320 \,\mu\text{F}$$
(5)

For applications where  $V_{IN(min)}$  < 2 ×  $V_{OUT}$ , use undershoot to calculate minimum output capacitance. The equation is shown in Equation 6.

$$C_{OUT(min)} = \frac{(I_{TRAN})^2 \times L}{(V_{IN} - V_{OUT}) \times V_{UNDER}}$$
(6)

In order to meet the low ESR and high-capacitance requirements of this design, 5 100-µF, 1210 ceramic capacitors are selected. With a minimum capacitance, the maximum allowable ESR is determined by the maximum ripple voltage and is approximated by Equation 7.

$$ESR_{COUT(max)} = \frac{V_{RIPPLE} - V_{RIPPLE(COUT)}}{I_{P-P}} = \frac{V_{RIPPLE} - \left(\frac{I_{P-P}}{8 \times C_{OUT} \times f_{SW}}\right)}{I_{P-P}} = \frac{20 \, \text{mV} - \left(\frac{5.8 \, \text{A}}{8 \times 500 \, \mu F \times 500 \, \text{kHz}}\right)}{5.8 \, \text{A}} = 2.9 \, \text{m}\Omega$$

$$(7)$$

16



#### **Inductor Peak Current Rating**

With output capacitance, it is possible to calculate the charge current during start-up and determine the minimum saturation current rating for the inductor. The start-up charging current is approximated by Equation 8.

$$I_{CHARGE} = \frac{V_{OUT} \times C_{OUT}}{t_{SS}} = \frac{1.0 \text{ V} \times 500 \,\mu\text{F}}{2 \text{ms}} = 0.25 \,\text{A} \tag{8}$$

The peak current in the inductor  $I_{L(peak)}$  is approximated by Equation 9.

$$I_{L(peak)} = I_{OUT(max)} + (\frac{1}{2} \times I_{RIPPLE}) + I_{CHARGE} = 25 \text{ A} + (\frac{1}{2} \times 5.8 \text{ A}) + 0.25 \text{ A} = 28.2 \text{ A}$$
(9)

With the short circuit current trip point  $I_{OUT(max)}$  set at 32 A, the maximum allowable peak current  $I_{L(peak\ max)}$  is

$$I_{L(peak max)} = I_{OUT(max)} + (\frac{1}{2} \times I_{RIPPLE}) = 30 \text{ A} + (\frac{1}{2} \times 5.8 \text{ A}) = 32.9 \text{ A}$$
 (10)

The selection of output capacitor meets the maximum allowable peak current requirement.

**Table 2. Inductor Requirements Summary** 

|                          | PARAMETER                        | VALUE | UNITS |
|--------------------------|----------------------------------|-------|-------|
| L                        | Inductance                       | 320   | nH    |
| I <sub>L(rms)</sub>      | RMS current (thermal rating)     | 25.1  | Α     |
| I <sub>L(peak max)</sub> | Peak current (saturation rating) | 32.9  | А     |

The PA0513.321NLT, 320-nH, 0.32-mΩ, 41-A inductor is selected.

#### **Input Capacitor Selection**

The input voltage ripple is divided between capacitance and ESR. For this design  $V_{IN\_RIPPLE(CAP)} = 150$  mV and  $V_{IN\_RIPPLE(ESR)} = 50$  mV. The minimum capacitance and maximum ESR are estimated in Equation 11.

$$C_{\text{IN(min)}} = \frac{I_{\text{OUT}} \times V_{\text{OUT}}}{V_{\text{IN\_RIPPLE(CAP)}} \times V_{\text{IN(min)}} \times f_{\text{SW}}} = \frac{25 \times 1.0 \text{V}}{150 \, \text{mV} \times 8 \, \text{V} \times 500 \, \text{kHz}} = 41.7 \, \mu\text{F}$$
(11)

$$ESR_{CIN(max)} = \frac{V_{IN\_RIPPLE(ESR)}}{I_{OUT} + \frac{1}{2}(I_{P-P})} = \frac{50 \,\text{mV}}{25 \,\text{A} + \frac{1}{2}(5.8 \,\text{A})} = 1.8 \,\text{m}\Omega \tag{12}$$

The RMS current in the input capacitors is estimated by Equation 13.

$$I_{RMS(cin)} = I_{LOAD} \times \sqrt{D \times (1-D)} = 25 \text{ A} \times \sqrt{\frac{1}{8} \times \left(1 - \frac{1}{8}\right)} = 8.3 \text{ A}_{RMS}$$
(13)

Four 1210, 22- $\mu$ F, 25-V, X5R ceramic capacitors with about 2.5-m $\Omega$  of ESR and a 2.5-A RMS current rating are selected. Higher voltage capacitors are selected to minimize capacitance loss at the DC bias voltage to ensure the capacitors will have sufficient capacitance at the working voltage while a 1.0- $\mu$ F capacitor in smaller case size is used to reduce high frequency noise from the MOSFET switching.

#### **Boot-Strap Capacitor (C14)**

The bootstrap capacitor maintains power to the high-side driver during the high-side switch ON time. Per the requirements of the integrated MOSFET,  $C_{BOOT}$  is 100 nF with a minimum 10-V rating.

#### **Boot-Strap Resistor (R2)**

The bootstrap resistor slows the rising edge of the SW voltage to reduce ringing and improve EMI. Per the datasheet recommendation a  $5.10-\Omega$  resistor is selected.

#### RC Snubber (R9 and C18)

To effectively limit the switch node ringing, a  $1.0-\Omega$  resistor and a 2200-pF capacitor are selected.



#### **VDD Bypass Capacitor (C11)**

Per the TPS56221 recommended pin terminations, VDD is bypassed to GND with a 1.0-µF capacitor.

### **BP5 Bypass Capacitor (C12)**

Per the datasheet recommended pin terminations, BP5 is bypassed to GND with at least 1.0-μF capacitor. For additional filtering and noise immunity a 4.7-μF capacitor is selected.

#### **Soft-Start Capacitor (C13)**

The soft-start capacitor provides a constant ramp voltage to the error amplifier to provide controlled, smooth start-up. The soft-start capacitor is sized using Equation 14.

$$C_{SS} = \frac{I_{SS}}{V_{FB}} \times t_{SS} = \frac{10 \,\mu\text{A}}{0.6 \,\text{V}} \times 2.0 \,\text{ms} = 33 \,\text{nF}$$
 (14)

#### **Current Limit (R1)**

The TPS56221 uses the negative drop across the internal low-side FET at the end of the OFF-time to measure the valley of the inductor current. Allowing for a minimum of 30% over maximum load, the programming resistor is selected using Equation 15.

$$R_{OCSET} = 95 \times \left(I_{OUT(max)} - \left(\frac{I_{P-P}}{2}\right)\right) + 62.5 \Omega = 95 \times \left(30 \text{ A} - \left(\frac{5.8 \text{ A}}{2}\right)\right) + 62.5 \Omega = 2.83 \text{ k}\Omega$$
(15)

A standard 2.87-k $\Omega$  resistor is selected from the E-48 series.

#### Feedback Divider (R4, R7)

The TPS56221 converter uses a full operational amplifier with an internally fixed 0.600-V reference. R4 is selected between 10 k $\Omega$  and 50 k $\Omega$  for a balance of feedback current and noise immunity. With R4 set to 20.5 k $\Omega$ , The output voltage is programmed with a resistor divider given by Equation 16.

$$R7 = \frac{V_{FB} \times R4}{\left(V_{OUT} - V_{FB}\right)} = \frac{0.600 \, V \times 20.5 \, k\Omega}{1.0 \, V - 0.600 \, V} = 30.8 \, k\Omega \tag{16}$$

A standard 30.1-k $\Omega$  resistor is selected from the E-48 series.

#### Compensation (C15, C16, C17, R3, R6)

Using the *TPS40k Loop Stability Tool* for 50 kHz of bandwidth and 60 degrees of phase margin with an R4 value of 20.5 k $\Omega$ , the following values are obtained.

- C17 = C\_1 = 680 pF
- C15 = C\_2 = 2200 pF
- C16 = C\_3 = 100 pF
- $R6 = R_2 = 1.00 \text{ k}\Omega$
- $R3 = R_3 = 7.87 \text{ k}\Omega$

18



#### **DESIGN EXAMPLE PERFORMANCE CHARACTERISTICS**

Output voltage 12 V to 1.0 V, input current 0 A to 25 A.





Figure 21. Efficiency vs Load Current

Figure 22. Loop Response 51 kHz Bandwidth, 48° Phase Margin



Figure 23. TPS56221 Design Example Output Ripple 20 mV/div, 1.0 µs/div, 20 MHz Bandwidth, AC Coupled



## Table 3. List of Materials for TPS56221 Design Example

| REFERENCE<br>DESIGNATOR     | QTY | VALUE   | DESCRIPTION                                           | SIZE                  | PART NUMBER  | MANUFACTURER |
|-----------------------------|-----|---------|-------------------------------------------------------|-----------------------|--------------|--------------|
| C1, C2, C3, C4              | 4   | 22 µF   | Capacitor, Ceramic, 25 V, X5R, 20%                    | 1210                  | Std          | Std          |
| C5, C11                     | 2   | 1.0 µF  | Capacitor, Ceramic, 25 V, X7R, 20%                    | 0805                  | Std          | Std          |
| C6                          | 0   | 100 μF  | Capacitor, Ceramic, 16 Vdc, ±20%                      | Code D8               | Std          | EEEFP1C101AP |
| C7, C8, C9,<br>C10, C19     | 5   | 100 μF  | Capacitor, Ceramic, 6.3 V, X5R, 20%                   | 1210                  | Std          | Std          |
| C12                         | 1   | 4.7 μF  | Capacitor, Ceramic, 10 V, X5R, 20%                    | 0805                  | Std          | Std          |
| C13                         | 1   | 33 nF   | Capacitor, Ceramic, 16 V, X7R, 20%                    | 0603                  | Std          | Std          |
| C14                         | 1   | 100 nF  | Capacitor, Ceramic, 16V, X7R, 20%                     | 0402                  | Std          | Std          |
| C15, C18                    | 2   | 2200 pF | Capacitor, Ceramic, 50 V, X7R, 10%                    | 0603                  | Std          | Std          |
| C16                         | 1   | 100 pF  | Capacitor, Ceramic, 50 V, C0G, 10%                    | 0603                  | Std          | Std          |
| C17                         | 1   | 680 pF  | Capacitor, Ceramic, 50 V, C0G, 10%                    | 0603                  | Std          | Std          |
| C20, C21                    | 0   | 100 μF  | Capacitor, Ceramic, 6.3 V, X5R, 20%                   | 1210                  | Std          | Std          |
| J1, J2                      | 2   |         | Terminal Block, 4-pin, 15-A, 5.1 mm                   | 0.80 x 0.35 inch      | ED120/4DS    |              |
| J3                          | 1   |         | Header, Male 2-pin, 100 mil spacing                   | 0.100 inch x          | PEC02SAAN    |              |
| L1                          | 1   | 320 nH  | Inductor, 320 nH, 41 A, 0.32 mΩ                       | 0.530 x<br>0.510 inch | PA2202-321NL | Pulse        |
| R1                          | 1   | 1.78 kΩ | Resistor, Chip, 1/16W, 1%                             | 0603                  | Std          | Std          |
| R2                          | 1   | 5.10 Ω  | Resistor, Chip, 1/16W, 1%                             | 0603                  | Std          | Std          |
| R3                          | 1   | 7.87 kΩ | Resistor, Chip, 1/16W, 1%                             | 0603                  | Std          | Std          |
| R4                          | 1   | 20.5 kΩ | Resistor, Chip, 1/16W, 1%                             | 0603                  | Std          | Std          |
| R5                          |     | 49.9Ω   | Resistor, Chip, 1/16W, 1%                             | 0603                  |              |              |
| R6                          | 1   | 1.00 kΩ | Resistor, Chip, 1/16W, 1%                             | 0603                  | Std          | Std          |
| R7                          | 1   | 30.1 kΩ | Resistor, Chip, 1/16W, 1%                             | 0603                  | Std          | Std          |
| R8                          | 1   | 0 Ω     | Resistor, Chip, 1/16W, 1%                             | 0603                  |              |              |
| R9                          | 1   | 1 Ω     | Resistor, Chip, 1/16W, 1%                             | 0603                  |              |              |
| R10                         | 1   | 100 kΩ  | Resistor, Chip, 1/16W, 1%                             | 0603                  |              |              |
| TP1, TP3, TP11              | 3   |         | Test Point, Red, Thru Hole                            | 0.125 x<br>0.125 inch | 5010         |              |
| TP2, TP4, TP8,<br>TP9, TP12 | 5   |         | Test Point, Black, Thru Hole                          | 0.125 x<br>0.125 inch | 5011         |              |
| TP5, TP6                    | 2   |         | Test Point, Yellow, Thru Hole                         | 0.125 x<br>0.125 inch | 5014         |              |
| TP7, TP10                   | 2   |         | Test Point, White, Thru Hole                          | 0.125 x<br>0.125 inch | 5012         |              |
| U1                          | 1   | QFN-22  | 4.5-V to 14-V Input, 25-A, synchronous buck converter | 6 × 5 mm              | TPS56221DQP  | ТІ           |



#### **Layout Recommendations**

- Place input capacitors next to the VIN pin and on the same side as the device. Use wide and short traces or copper planes for the connection from the VIN pin to the input capacitor and from the input capacitor to the power pad of the device.
- Place the BP decoupling capacitor close to the BP pin and on the same side as the device in order to avoid
  the use of vias. Use wide and short traces for the connection from the BP pin to the capacitor and from the
  capacitor to the power pad. If vias are not evitable, use at least three vias to reduce the parasitic inductance.
- Include a Kelvin VDD connection, or separate from VIN connection (bypass input capacitors); add a
  placeholder for a filter resistor between the VDD pin and the input bus. Place the VDD decoupling capacitor
  near the VDD pin and on the same side as the device to avoid the use of vias. Use wide and short traces for
  the connection from the VDD pin to the capacitor and from the capacitor to the power pad of the device. If
  vias are not avoidable, use at least three vias to reduce the parasitic inductance.
- Maintain the FB trace away from BOOT and SW traces.
- · Minimize the area of switch node.
- Use a single ground.Do not use separate signal and power ground.
- Use 3 x 7 thermal vias as suggested in the LAND PATTERN DATA section of this datasheet.

### **EVM Layout**

The TPS56221EVM layout is shown in Figure 24 through Figure 29 for reference.







Figure 25. TPS56221EVM Bottom Assembly Drawing (Bottom view)





Figure 26. TPS56221EVM Top Copper (Top View)

Figure 27. TPS56221EVM Internal 1 (Top View)



Figure 28. TPS56221EVM Internal 2 (Top View)



Figure 29. TPS56221EVM Bottom Copper (Top View)





| Changes from Original (MARCH 2011) to Revision A     | Page     |
|------------------------------------------------------|----------|
| Added conditions to Electrical Characteristics table | 3        |
| Added conditions to Electrical Characteristics table |          |
| Changed updated characteristic data conditions       | g        |
| Changed updated Figure 15                            | <u>e</u> |
| Changed updated Figure 16                            | g        |
| Changed updated Figure 17                            | g        |
| Changed updated Figure 18                            |          |
| Added Switching Node (SW) section                    | 12       |
| Changed replaced design example.                     | 14       |
| Added Layout Recommendations section                 |          |
| Added EVM Layout section                             | 21       |
| Changes from Revision A (JUNE 2912) to Revision B    | Page     |
| Changed corrected typographical error in Equation 6  | 16       |

# DQP (R-PSON-N22)

## PLASTIC SMALL OUTLINE NO-LEAD



NOTES:

- A. All linear dimensions are in millimeters.
  - B. This drawing is subject to change without notice.
  - C. Publication IPC-7351 is recommended for alternate designs.
  - D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">www.ti.com</a>.
  - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
  - F. Customers should contact their board fabrication site for recommended solder mask tolerances and via tenting recommendations for vias placed in the thermal pad.



## DQP (R-PSON-N22)

PLASTIC SMALL OUTLINE NO-LEAD

#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Bottom View

Exposed Thermal Pad Dimensions

4211024-3/E 03/12

NOTE: All linear dimensions are in millimeters





## PACKAGE OPTION ADDENDUM

18-Oct-2013

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | _       | Pins | _    | Eco Plan                 | Lead/Ball Finish  | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|------|--------------------------|-------------------|---------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty  | (2)                      | (6)               | (3)                 |              | (4/5)          |         |
| TPS56221DQPR     | ACTIVE | SON          | DQP     | 22   | 2500 | Pb-Free (RoHS<br>Exempt) | CU NIPDAU   CU SN | Level-2-260C-1 YEAR | -40 to 125   | TPS56221       | Samples |
| TPS56221DQPT     | ACTIVE | SON          | DQP     | 22   | 250  | Pb-Free (RoHS<br>Exempt) | CU NIPDAU   CU SN | Level-2-260C-1 YEAR | -40 to 125   | TPS56221       | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



## **PACKAGE OPTION ADDENDUM**

18-Oct-2013

| n no event shall TI's liabilit | ty arising out of such informatio | n exceed the total purchase | price of the TI part(s | at issue in this document sold by | y TI to Customer on an annual basis. |
|--------------------------------|-----------------------------------|-----------------------------|------------------------|-----------------------------------|--------------------------------------|
|                                |                                   |                             |                        |                                   |                                      |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 30-Oct-2013

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| 7 til dilliononono aro momina |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-------------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                        | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TPS56221DQPR                  | SON             | DQP                | 22 | 2500 | 330.0                    | 12.4                     | 5.3        | 6.3        | 1.8        | 8.0        | 12.0      | Q1               |
| TPS56221DQPT                  | SON             | DQP                | 22 | 250  | 180.0                    | 12.4                     | 5.3        | 6.3        | 1.8        | 8.0        | 12.0      | Q1               |

www.ti.com 30-Oct-2013



#### \*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| TPS56221DQPR | SON          | DQP             | 22   | 2500 | 367.0       | 367.0      | 35.0        |  |
| TPS56221DQPT | SON          | DQP             | 22   | 250  | 210.0       | 185.0      | 35.0        |  |



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. Small Outline No-Lead (SON) package configuration.
- D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- Pin 1 identifiers are located on both top and bottom of the package and within the zone indicated.

  The Pin 1 identifiers are either a molded, marked, or metal feature.



## DQP (R-PSON-N22)

PLASTIC SMALL OUTLINE NO-LEAD

#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Bottom View

Exposed Thermal Pad Dimensions

4211024-3/E 03/12

NOTE: All linear dimensions are in millimeters



# DQP (R-PSON-N22)

## PLASTIC SMALL OUTLINE NO-LEAD



NOTES:

- A. All linear dimensions are in millimeters.
  - B. This drawing is subject to change without notice.
  - C. Publication IPC-7351 is recommended for alternate designs.
  - D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">www.ti.com</a>.
  - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
  - F. Customers should contact their board fabrication site for recommended solder mask tolerances and via tenting recommendations for vias placed in the thermal pad.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom **Amplifiers** amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors <u>www.ti.com/omap</u> TI E2E Community <u>e2e.ti.com</u>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>